**PA78** WWW.APEXMICROTECH.COM (800) 546-APEX (800) 546-2739 # **FEATURES** - A UNIQUE (Patent Pending) TECHNIQUE FOR VERY LOW QUIESCENT CURRENT - OVER 350 V/µS SLEW RATE - WIDE SUPPLY VOLTAGE - Single Supply: 20V to 350V - Split Supplies: +/- 10V to +/- 175V - OUTPUT CURRENT- 150mA cont.; 200mA Pk - UP TO 23 WATT DISSIPATION CAPABILITY - OVER 200 kHz POWER BANDWIDTH # **APPLICATIONS** - PIEZOELECTRIC POSITIONING AND ACTUATION - ELECTROSTATIC DEFLECTION - DEFORMABLE MIRROR ACTUATORS - CHEMICAL AND BIOLOGICAL STIMULATORS #### **DESCRIPTION** The PA78 is a high voltage, high speed Precision IC power op amp with performance and unique features not found previously in any commercially available OpAmp. Novel input stage design of this amplifier provides extremely high slew rates in pulse applications while maintaining low quiescent current of under 1mA. This novel input stage also has the effect of adding variables to the power response and slew rate characteristics of the amplifier. To a lesser degree, there are also input related effects on unity gain bandwidth and phase. It is important to note that the slew rate is a strong function of input voltage amplitude. It should be noted that the package tab needs to be connected to a stable reference such as GND for high slew rates. Please refer to special considerations section for details. The output stages are well protected with user defined current limit although the Safe Operating Area (SOA) must be observed for reliable protection. Proper heatsinking is required for maintaining maximum reliability. External phase compensation provides the user with great flexibility in trading gain, stability and bandwidth. # **BLOCK DIAGRAM** 20-PIN PSOP PACKAGE STYLE DK 12-PIN SIP PACKAGE STYLE EU LEAD FORM EW #### TYPICAL APPLICATION The PA78 is ideally suited to driving continuous drop ink jet systems, in both piezo actuation and deflection applications. The deflection amplifier shown above achieves accurate droplet displacement at high speeds to deposit crisp, clear lot code information on product containers. The external compensation networks have been optimized to match the gain of the circuit and the complex impedance of the load. The combination of high voltage and high speed allow repeatable low cost deflection of droplets for high production environments. 200mA, within SOA 350V 14W DK 23W EU ±15V ±Vs # **PA78** #### **ABSOLUTE MAXIMUM RATINGS** SUPPLY VOLTAGE, +V $_{\rm S}$ to -V $_{\rm S}$ OUTPUT CURRENT, peak (200ms) POWER DISSIPATION, internal, DC POWER DISSIPATION, internal, DC INPUT VOLTAGE, Differential INPUT VOLTAGE, Common Mode TEMPERATURE, pin solder, 10s, EU TEMPERATURE, junction<sup>2</sup> 260°C 150°C. TEMPERATURE RANGE, storage -55 to 125°C OPERATING TEMPERATURE, case -40 to 125°C # **SPECIFICATIONS** | PARAMETER | TEST CONDITIONS <sup>1</sup> | MIN | TYP | MAX | UNITS | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------------------------------------------------------------------------------------------------------|------------------------------|-------------------------------------------------| | INPUT OFFSET VOLTAGE, EU pkg OFFSET VOLTAGE, DK pkg OFFSET VOLTAGE vs. temperature OFFSET VOLTAGE vs. supply BIAS CURRENT, initial OFFSET CURRENT, initial INPUT RESISTANCE, DC COMMON MODE VOLTAGE RANGE, pos. COMMON MODE VOLTAGE RANGE, neg. COMMON MODE REJECTION, DC | 0 to 125°C (CaseTemperature) | -25<br>-40 | 8<br>8<br>-63<br>8.5<br>12<br>10 <sup>8</sup><br>+V <sub>s</sub> - 2<br>-V <sub>s</sub> + 5.5<br>118 | 25<br>40<br>32<br>200<br>400 | mV<br>mV<br>μV/°C<br>μV/V<br>pA<br>pA<br>Ω<br>V | | NOISE<br>NOISE, V <sub>O</sub> NOISE | 700KHz | 90 | 418<br>500 | | μV RMS<br>nV/√Hz | | GAIN<br>OPEN LOOP @ 1Hz<br>GAIN BANDWIDTH PRODUCT @ 1MHz<br>PHASE MARGIN | Full temperature range | 89 | 120<br>1<br>50 | | dB<br>MHz<br>° | | OUTPUT VOLTAGE SWING VOLTAGE SWING VOLTAGE SWING CURRENT, continuous, DC SLEW RATE SETTLING TIME, to 0.1% POWER BANDWIDTH, 300V <sub>P-P</sub> OUTPUT RESISTANCE, No Load | $I_o = 10$ mA<br>$I_o = 100$ mA<br>$I_o = 150$ mA<br>Package Tab Connected to GND<br>5V Step (No Compensation)<br>$+V_s = 160$ V, $-V_s = -160$ V<br>$R_{ci} = 6.2\Omega$ | 150<br>100 | $ V_{S} - 2$<br>$ V_{S} - 8.6$<br>$ V_{S} - 10$<br>350<br>1<br>200<br>44 | IV <sub>s</sub> I – 12 | V<br>V<br>V<br>mA<br>V/μS<br>μS<br>kHz<br>Ω | | POWER SUPPLY VOLTAGE CURRENT, quiescent <sup>s</sup> | ±150V Supply | ±10<br>0.2 | ±150<br>0.7 | ±175<br>2.5 | V<br>mA | | THERMAL RESISTANCE, DC, | Full temperature range | | 5.5 | | °C/W | | junction to case (PA78EU) RESISTANCE, junction to air (PA78EU) | Full temperature range | | 12.21 | | °C/W | | RESISTANCE, DC,<br>junction to case (PA78DK) | Full temperature range | | 8.3 | 9.1 | °C/W | | RESISTANCE,<br>junction to air (PA78DK) <sup>6</sup> | Full temperature range | | 25 | | °C/W | | RESISTANCE,<br>junction to air (PA78DK) <sup>7</sup> | Full temperature range | | 19.1 | | °C/W | | TEMPERATURE RANGE, case | | -40 | | 125 | °C | NOTES: 1. Unless otherwise noted: TC = 25°C, DC input specifications are ± value given, power supply voltage is typical rating. - 2. Long term operation at the maximum junction temperature will result in reduced product life. Derate power dissipation to achieve high MTTF. - 3. +V<sub>s</sub> and -V<sub>s</sub> denote the positive and negative supply voltages of the output stage. 4. Rating applies if output current alternates between both output transistors at a rate faster than 60Hz. - 5. Supply current increases with signal frequency. See graph on page 4. - 6. Rating applies when the heatslug of the DK package is soldered to a minimum of 1 square inch foil area of a printed circuit board. - 7. Rating applies with the JEDEC conditions outlined in the Heatsinksing section of this datasheet. # **PA78** # **EXTERNAL CONNECTIONS - DK PACKAGE** #### **EXTERNAL CONNECTIONS – EU PACKAGE** #### SMALL SIGNAL GAIN AND PHASE PLOTS The input signal amplitude to the PA78 amplifier is related to the overall phase margin and unity gain bandwidth. For very small signal amplitudes the amplifier phase margin is negative and it shows instability. If small signal stability is desired a constant current source of 500 uA (or resistor for constant supply voltage) needs to be added externally between $C_c$ - and + $V_s$ . This current source has minor effects on output offset voltage but helps immensely with small signal stability. The following gain and phase plots have been generated with a 100k resistor (fixed dual supply voltage +/- 50V) between $C_c$ - and + $V_s$ . Please note that the unity gain bandwidth and phase margin improves with larger signal amplitude because of the unique differential amplifier stage in the PA78. # **SAFE OPERATING AREA** The MOSFET output stage of the PA78 is not limited by second breakdown considerations as in bipolar output stages. Only thermal considerations and current handling capabilities limit the SOA. The output stage is protected against transient flyback by the parasitic body diodes of the output stage MOSFET structure. However, for protection against sustained high energy flyback external fast—recovery diodes must be used. OPERATING CONSIDERATIONS PA78 #### **GENERAL** Please read Application Note 1 "General Operating Considerations" which covers stability, power supplies, heat sinking, mounting, current limit, SOA interpretation, and specification interpretation. Visit <a href="https://www.apexmicrotech.com">www.apexmicrotech.com</a> for design tools that help automate tasks such as calculations for stability, internal power dissipation, current limit, heat sink selection, Apex's complete Application Notes library, Technical Seminar Workbook and Evaluation Kits. #### SPECIAL CONSIDERATIONS It is very important to realize that in order to achieve high frequency performance the heat sink tab has to be tied to a stable, low impedance reference, i.e. power supply or GND. An AC connection through a 0.1µF capacitor is also sufficient. Internal to the PA78, the heatsink tab is electrically isolated to more than 350V. This may help allay some electrical isolation concerns in tying the heat sink to Vs or GND. # **CURRENT LIMIT** For proper operation, the current limit resistor, Rlim, must be connected as shown in the external connections diagram. For maximum reliability and protection, the resistor should be set as high as possible. The maximum practical value using the following formula is 12 ohms. For even lower current limit values, please see the CURRENT LIMIT vs. RESISTOR graph on the TYPICAL PERFORMANCE GRAPHS page. Rlim = 0.7 / Ilim #### POWER SUPPLY BYPASSING Bypass capacitors to power supply terminals +Vs and –Vs must be connected physically close to the pins to prevent local parasitic oscillation in the output stage of the PA78. Use high quality ceramic capacitors (X7R) $0.1\mu F$ or greater. # **SUPPLY CURRENT** The PA78 features a class A/B driver stage to drive the output MOSFETs and an innovative input stage to achieve very high slew rates. The supply current drawn by the PA78, even with no load, varies with the slew rate of the output signal. #### HEATSINKING The PA78DK package has a large exposed integrated copper heatslug to which the monolithic amplifier is directly attached. The solder connection of the heat slug to a 1 square inch foil area on the printed circuit board will result in improved thermal performance of 25C/W. In order to improve the thermal performance, multiple metal layers in the printed circuit board are recommended. This may be adequate heatsinking but the large number of variables involved suggest temperature measurements be made on the top of the package. Do not allow the temperature to exceed 85°C. The junction to ambient thermal resistance of the DK package can achieve a 19.1C/W rating by using the PCB conditions outlined in JEDEC standard: (JESD51–5): PCB Conditions: PCB Layers = 4L, Copper, FR-4 PCB Dimensions = 101.6 x 114.3mm PCB Thickness = 1.6mm Conditions: Power dissipation = 2 watt Ambient Temperature = 55°C #### **STABILITY** The PA78 is externally compensated and performance can be tailored to the application. Use the graphs of small signal response and power response as a guide. Due to the innovative design of the PA78, two compensation networks are required. The values of these components should be the same to provide symmetric slew rate characteristics. The compensation capacitor Cc must be rated at 500V working voltage. NPO capacitors are recommended. The compensation networks CcRc must be mounted closely to the amplifier pins 8 & 11 and 3 & 10 to avoid spurious oscillation. The PA78 may require an external 33 pF capacitor (minimum breakdown of 350V) between Cc– and –Vs to prevent oscillations in the falling edge of the output. This capacitor is provided with the evaluation kit. Please refer to EK60U datasheet for details. # **ELECTROSTATIC DISCHARGE** Like many high performance MOSFET amplifiers, the PA78 very sensitive to damage due to electrostatic discharge (ESD). Failure to follow proper ESD handling procedures could have results ranging from reduced operating performance to catastrophic damage. Minimum proper handling includes the use of grounded wrist or shoe straps, grounded work surfaces. Ionizers directed at the work in progress can neutralize the charge build up in the work environment and are strongly recommended.