

# SANYO Semiconductors **DATA SHEET**

# LB11988HR—Monolithic Digital IC Fan Motor Driver

#### Overview

The LB11988HR is a motor driver IC optimal for driving the automotive fan motors.

#### **Features**

- 3-Phase full-wave current-linear drive system.
- Current limiter circuit built in.
- Output stage upper/lower over-saturation prevention circuit built in.
- Forward/backward rotation direction setting circuit built in.
- FG amplifier built in.
- Thermal shutdown circuit built in.

#### **Absolute Maximum Ratings** at Ta = 25°C

| Parameter                   | Symbol              | Conditions     | Ratings     | Unit |
|-----------------------------|---------------------|----------------|-------------|------|
| Maximum supply voltage      | V <sub>CC</sub> max |                | 24          | V    |
|                             | VS max              |                | 24          | V    |
| Maximum output current      | I <sub>O</sub> max  |                | 1.3         | Α    |
| Allowable power dissipation | Pd max              | Independent IC | 0.8         | W    |
| Operating temperature range | Topr                |                | -40 to +85  | °C   |
| Storage temperature range   | Tstg                |                | -55 to +150 | °C   |

#### Allowable Operating Range at Ta = 25°C

| Parameter            | Symbol | Conditions          | Ratings    | Unit  |
|----------------------|--------|---------------------|------------|-------|
| Supply voltage       | VS     |                     | 5 to 22    | V     |
|                      | VCC    |                     | 5 to 22    | V     |
| Hall input amplitude | VHALL  | Between hall inputs | ±30 to ±80 | mVo-p |

- Any and all SANYO Semiconductor products described or contained herein do not have specifications that can handle applications that require extremely high levels of reliability, such as life-support systems, aircraft's control systems, or other applications whose failure can be reasonably expected to result in serious physical and/or material damage. Consult with your SANYO Semiconductor representative nearest you before usingany SANYO Semiconductor products described or contained herein in such applications.
- SANYO Semiconductor assumes no responsibility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any and all SANYO Semiconductor products described or contained herein.

## **Electrical Characteristics** at Ta = 25 °C, $V_{CC} = 12V$ , VS = 12V

| Dorometer                                       | Symbol                  | Conditions                                                                     | Ratings |      |                      | unit     |  |
|-------------------------------------------------|-------------------------|--------------------------------------------------------------------------------|---------|------|----------------------|----------|--|
| Parameter                                       | Symbol                  | Conditions                                                                     | min     | typ  | max                  | uriit    |  |
| V <sub>CC</sub> supply current                  | Icc                     | $R_L = 560\Omega (Y)$                                                          |         | 15   | 24                   | mA       |  |
| Output                                          |                         |                                                                                |         |      |                      |          |  |
| Output saturation voltage                       | V <sub>O</sub> sat1     | $I_O$ = 500mA, Rf = 0.5 $\Omega$ ,<br>Sink+Source (with saturation prevention) |         | 2.1  | 2.6                  | <b>V</b> |  |
|                                                 | V <sub>O</sub> sat2     | $I_O = 1.0A$ , Rf = $0\Omega$ , Sink+Source (with saturation prevention)       |         | 2.6  | 3.5                  | V        |  |
| Output leakage current                          | l <sub>O</sub> leak     |                                                                                |         |      | 1.0                  | mA       |  |
| Hall amplifier                                  |                         |                                                                                |         |      |                      |          |  |
| Input offset voltage                            | Voff(HALL)              |                                                                                | -6      |      | +6                   | mV       |  |
| Input bias current                              | lb(HALL)                | V <sub>IN</sub> , W <sub>IN</sub>                                              |         | 1    | 3                    | μΑ       |  |
| Common-mode input voltage                       | Vcm1(HALL)              | V <sub>CC</sub> = V <sub>S</sub> = 12V                                         | 3       |      | V <sub>CC</sub> -3   | .,       |  |
|                                                 | Vcm2(HALL)              | V <sub>CC</sub> = V <sub>S</sub> = 5V                                          | 1.5     |      | V <sub>CC</sub> -1.5 | V        |  |
| FR                                              | •                       |                                                                                |         |      |                      |          |  |
| Threshold voltage                               | VFRTH                   |                                                                                | 4       |      | 8                    | V        |  |
| Input bias current                              | lb(FR)                  |                                                                                | -5      |      |                      | μΑ       |  |
| Current limit                                   | •                       |                                                                                |         |      |                      |          |  |
| LIM pin current limit level                     | ILIM                    | Rf = $0.5\Omega$ , Hall input logic fixed (U, V, W = H, H, L)                  |         | 1    |                      | Α        |  |
| Saturation                                      |                         |                                                                                |         |      |                      |          |  |
| Saturation prevention circuit lower set voltage | V <sub>O</sub> sat(DET) | $R_L = 560\Omega$ (Y), $R_f = 0.5\Omega$<br>Voltage between each OUT and RF    |         | 0.28 |                      | V        |  |
| FG Amplifier                                    |                         |                                                                                |         |      |                      |          |  |
| Output "High" voltage                           | Vfgoh(SH)               |                                                                                | 11.8    |      | 0.3 V                |          |  |
| Output "Low" voltage                            | Vfgol(SH)               |                                                                                |         |      |                      |          |  |
| Hysteresis width                                | Vhys                    |                                                                                |         | 23   |                      | mV       |  |
| TSD operating temperature                       | TTSD                    | Design target value*                                                           |         | 170  |                      | °C       |  |

<sup>\*:</sup> T-TSD is not measured because it stands for design target.

# **Package Dimensions**

unit : mm 3233B





## **Truth Table and Control Function**

|   | Causas Ciale      | Hall Input |   |   | - FD |
|---|-------------------|------------|---|---|------|
|   | $Source \to Sink$ | U          | V | W | FR   |
|   | $V \rightarrow W$ |            |   |   | Н    |
| 1 | $W \rightarrow V$ | Н          | Н | L | L    |
| 2 | $U\toW$           | Н          | L |   | Н    |
| 2 | $W \rightarrow U$ | П          |   | L | L    |
| 3 | $U \rightarrow V$ |            | L | Н | Н    |
| 3 | $V \rightarrow U$ | Н          |   |   | L    |
|   | $W \rightarrow V$ |            |   |   | Н    |
| 4 | $V \rightarrow W$ |            | L | Н | L    |
| _ | $W\toU$           |            | Н |   | Н    |
| 5 | $U \rightarrow W$ | L          |   | Н | L    |
| 6 | $V \rightarrow U$ |            | Н |   | Н    |
| 0 | $U\toV$           | L          | П | L | L    |

Note: "H" in the FR column represents a voltage of 8V or more. "L" represents a voltage of 4V or less. (At V<sub>CC</sub>=12V)

Note: "H" under the Hall Input columns represents a state in which "+" has a potential which is higher by 0.01V or more than that of the "-" phase inputs. Conversely "L" represents a state in which "+" has a potential which is lower by 0.01V or more than that of the "-" phase inputs.

Note: Since a 180° energized system is used as a drive system, other phases than the sink and source are not OFF.

# Pin Assignment



## **Pin Functions**

| Pin Name                                     | Pin<br>No.    | Input/Output Equivalent Circuit                                             | Pin Functions                                                                                                                                                                                                                                                                                                                                                                                                                 |
|----------------------------------------------|---------------|-----------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Vcc                                          | 21            |                                                                             | Power supply pin for supplying power to all circuits expect output section in IC; this voltage must be stabilized so as to eliminate ripple and noise.                                                                                                                                                                                                                                                                        |
| GND                                          | 7             |                                                                             | GND for others than the output transistor.                                                                                                                                                                                                                                                                                                                                                                                    |
|                                              | FRAME         |                                                                             | Minimum potential of output transistor is at RF pin.                                                                                                                                                                                                                                                                                                                                                                          |
| U <sub>IN</sub> +, U <sub>IN</sub> -         | 12,13         | Each (+) input  (18)  Each (-) input  (19)                                  | U-phase Hall device input pin;<br>logic "H" presents IN+>IN-                                                                                                                                                                                                                                                                                                                                                                  |
| $V_{\text{IN}^+}, V_{\text{IN}^-}$           | 14,17         | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                       | V-phase Hall device input pin;<br>logic "H" presents IN+>IN-                                                                                                                                                                                                                                                                                                                                                                  |
| W <sub>IN</sub> +,W <sub>IN</sub> -          | 18,19         |                                                                             | W-phase Hall device input pin;<br>logic "H" presents IN+>IN-                                                                                                                                                                                                                                                                                                                                                                  |
| <sup>U</sup> OUT<br><sup>V</sup> OUT<br>WOUT | 27<br>28<br>1 |                                                                             | U-phase output pin. V-phase output pin. W-phase output pin. (Built-in spark killer diode)                                                                                                                                                                                                                                                                                                                                     |
| RF                                           | 23            | Each OUT  27 28 1  Lower oversaturation prevention circuit block  23 RF /// | Output current detection pin. Connecting Rf between this pin and GND activates current limiting circuit. Then the lower over-saturation prevention circuit is activated in accordance with this pin voltage. Since the over-saturation prevention level is set with this voltage, the lower over-saturation prevention effect may deteriorate in the high current range if the Rf value is reduced to an extremely low level. |
| VS                                           | 22            |                                                                             | Power supply pin for supplying power to output section in IC.                                                                                                                                                                                                                                                                                                                                                                 |
| FR                                           | 6             | VCC Δ V T T T T T T T T T T T T T T T T T T                                 | Forward/Reverse switching pin.                                                                                                                                                                                                                                                                                                                                                                                                |

Continued on next page.

| Pin Name | Pin<br>No. | Input/Output Equivalent Circuit         | Pin Functions                                                                           |
|----------|------------|-----------------------------------------|-----------------------------------------------------------------------------------------|
| FC       | 9          | VCC 9 FC                                | Frequency characteristics compensation pin for over-saturation prevention circuit loop. |
| FGOUT    | 4          | VCC | FG amplifier output pin. Resistive load provided internally.                            |

# **Block Diagram**



- Specifications of any and all SANYO Semiconductor products described or contained herein stipulate the performance, characteristics, and functions of the described products in the independent state, and are not guarantees of the performance, characteristics, and functions of the described products as mounted in the customer's products or equipment. To verify symptoms and states that cannot be evaluated in an independent device, the customer should always evaluate and test devices mounted in the customer's products or equipment.
- SANYO Semiconductor Co., Ltd. strives to supply high-quality high-reliability products. However, any and all semiconductor products fail with some probability. It is possible that these probabilistic failures could give rise to accidents or events that could endanger human lives, that could give rise to smoke or fire, or that could cause damage to other property. When designing equipment, adopt safety measures so that these kinds of accidents or events cannot occur. Such measures include but are not limited to protective circuits and error prevention circuits for safe design, redundant design, and structural design.
- In the event that any or all SANYO Semiconductor products (including technical data, services) described or contained herein are controlled under any of applicable local export control laws and regulations, such products must not be exported without obtaining the export license from the authorities concerned in accordance with the above law.
- No part of this publication may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopying and recording, or any information storage or retrieval system, or otherwise, without the prior written permission of SANYO Semiconductor Co., Ltd.
- Any and all information described or contained herein are subject to change without notice due to product/technology improvement, etc. When designing equipment, refer to the "Delivery Specification" for the SANYO Semiconductor product that you intend to use.
- Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. SANYO Semiconductor believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties.

This catalog provides information as of May, 2006. Specifications and information herein are subject to change without notice.