

# Thin Film, Back-Contact Resistor





Product may not be to scale

The Back Contact Resistor (BCR) series single-value back-contact resistor chip is one of the smallest chips available. The BCR requires only one wire bond thus saving hybrid space.

The BCRs are manufactured using Vishay Electro-Films (EFI) sophisticated thin film equipment and manufacturing technology. The BCRs are 100 % electrically tested and visually inspected to MIL-STD-883.

### **FEATURES**

- Wire bondable
- Only one wire bond required
- Small size: 0.020 inches square.
- Resistance range: 10  $\Omega$  to 1 M $\Omega$
- · Oxidized silicon substrate for good power dissipation
- · Resistor material: Tantalum nitride, self-passivating
- Moisture resistant

### **APPLICATIONS**

Vishay EFI BCR resistor chips are widely used in hybrid packages where space is limited. The bottom connection is made by attaching the back of the chip to the substrate either eutectically or with conductive epoxy. The single wire bond is made to the notched pad on the top of the chip. (The other rectangular pad on the top of the chip is a via hole, a low-ohmic contact connecting the resistor to the bottom of the chip.)

#### TEMPERATURE COEFFICIENT OF RESISTANCE, VALUES AND TOLERANCES **Tightest Standard Tolerance Available PROCESS CODE** 1 % | 0.5 % | 0.2 % | **CLASS K\* CLASS H\*** ± 25 ppm/°C 010 056 ± 50 ppm/°C 002 061 ± 100 ppm/°C 027 059 ± 250 ppm/°C 008 052 \*MIL-PRF-38534 inspection criteria 360 k $\Omega$ 1 MO 200 k $\Omega$ 10 $\Omega$ 20 $\Omega$ 50 $\Omega$ 100 $\Omega$ 200 $\Omega$ 1 k $\Omega$ 620 kΩ

| STANDARD ELECTRICAL SPECIFICATIONS                                                              |                                     |  |  |
|-------------------------------------------------------------------------------------------------|-------------------------------------|--|--|
| PARAMETER                                                                                       |                                     |  |  |
| Noise, MIL-STD-202, Method 308 100 $\Omega$ - 250 k $\Omega$ < 100 $\Omega$ or > 251 k $\Omega$ | - 35 dB typ.<br>- 20 dB typ.        |  |  |
| Moisture resistance, MIL-STD-202<br>Method 106                                                  | $\pm$ 0.5 % max. $\Delta R/R$       |  |  |
| Stability, 1000 h, + 125 °C, 125 mW                                                             | ± 1.0 % max. Δ <i>R</i> / <i>R</i>  |  |  |
| Operating Temperature Range                                                                     | - 55 °C to + 125 °C                 |  |  |
| Thermal Shock, MIL-STD-202,<br>Method 107, Test Condition F                                     | ± 0.25 % max. Δ <i>R</i> / <i>R</i> |  |  |
| High Temperature Exposure, + 150 °C, 100 h                                                      | ± 0.5 % max. Δ <i>R</i> / <i>R</i>  |  |  |
| Dielectric Voltage Breakdown                                                                    | 200 V                               |  |  |
| Insulation Resistance                                                                           | 10 <sup>12</sup> min.               |  |  |
| Operating Voltage                                                                               | 75 V max.                           |  |  |
| DC Power Rating at + 70 °C (Derated to Zero at + 175 °C)                                        | 250 mW                              |  |  |
| 5 x Rated Power Short-Time Overload, + 25 °C, 5 s                                               | ± 0.25 % max. Δ <i>R/R</i>          |  |  |

## **DIMENSIONS** in inches



#### Note:

• Notched shaded area represents top bonding pad. The backside of the chip constitutes the second resistor connection.

## **SCHEMATIC**

| MECHANICAL SPECIFICATIONS in inches |                                                  |  |  |  |
|-------------------------------------|--------------------------------------------------|--|--|--|
| PARAMETER                           |                                                  |  |  |  |
| Chip Size                           | 0.020 x 0.020 ± 0.002 (0.50 x 0.50 ± 0.05 mm)    |  |  |  |
| Chip Thickness                      | 0.010 ± 0.003 (0.253 ± 0.05 mm)                  |  |  |  |
| Chip Substrate Material             | Oxidized silicon, 10 kÅ minimum SiO <sub>2</sub> |  |  |  |
| Resistor Material                   | Tantalum nitride, self-passivating               |  |  |  |
| Bonding Pad Size                    | 0.004 x 0.004 (0.100 x 0.100 mm)                 |  |  |  |
| Number of Pads                      | 1                                                |  |  |  |
| Pad Material                        | 10 kÅ minimum aluminum                           |  |  |  |
| Backing                             | 3 kÅ minimum gold                                |  |  |  |
| Recommended Attachment Method       | Eutectic or conductive epoxy                     |  |  |  |

Options: Gold bonding pads, 15 kÅ minimum thickness

Consult Applications Engineer

| Example: 100 % visual, 16 k $\Omega$ , $\pm$ 1 %, $\pm$ 250 ppm/°C TCR, aluminum pads, class H visual inspection                                                |                          |                                         |                                                                               |                                                                                          |                                                                                                 |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|-----------------------------------------|-------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|--|
| W INSPECTION/ PACKAGING W = 100 % visually inspected parts in matrix tray per MIL-STD-883 X = Sample, visually inspected parts loaded in matrix trays (4 % AQL) | BCR<br>PRODUCT<br>FAMILY | 908 PROCESS CODE See Process Code table | 1600 RESISTANCE VALUE Use first 4 digits significant digits of the resistance | 1<br>MULTIPLIER<br>CODE<br>B = 0.01<br>A = 0.1<br>0 = 1<br>1 = 10<br>2 = 100<br>3 = 1000 | F TOLERANCE CODE B = 0.1 % C = 0.2 % D = 0.5 % F = 1.0 % G = 2.0 % H = 2.5 % J = 5.0 % K = 10 % |  |

Document Number: 61023 Revision: 12-Mar-08



Vishay

# **Disclaimer**

All product specifications and data are subject to change without notice.

Vishay Intertechnology, Inc., its affiliates, agents, and employees, and all persons acting on its or their behalf (collectively, "Vishay"), disclaim any and all liability for any errors, inaccuracies or incompleteness contained herein or in any other disclosure relating to any product.

Vishay disclaims any and all liability arising out of the use or application of any product described herein or of any information provided herein to the maximum extent permitted by law. The product specifications do not expand or otherwise modify Vishay's terms and conditions of purchase, including but not limited to the warranty expressed therein, which apply to these products.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document or by any conduct of Vishay.

The products shown herein are not designed for use in medical, life-saving, or life-sustaining applications unless otherwise expressly indicated. Customers using or selling Vishay products not expressly indicated for use in such applications do so entirely at their own risk and agree to fully indemnify Vishay for any damages arising or resulting from such use or sale. Please contact authorized Vishay personnel to obtain written terms and conditions regarding products designed for such applications.

Product names and markings noted herein may be trademarks of their respective owners.

Revision: 18-Jul-08

Document Number: 91000 www.vishay.com