

### **STP5N120**

# N-channel 1200V - $2.8\Omega$ - 4.4A - TO-220 Zener - protected SuperMESH<sup>TM</sup> Power MOSFET

TARGET SPECIFICATION

#### **Features**

| Туре     | V <sub>DSS</sub> | R <sub>DS(on)</sub> | I <sub>D</sub> | P <sub>W</sub> |
|----------|------------------|---------------------|----------------|----------------|
| STP5N120 | 1200V            | < 3.5 Ω             | 4.4A           | 160W           |

- 100% avalanche tested
- Extremely high dv/dt capability
- ESD improved capability
- New high voltage benchmark
- Gate charge minimized



The SuperMESH™ series is obtained through an extreme optimization of ST's well established strip-based PowerMESH™ layout. In addition to pushing on-resistance significantly down, special care is taken to ensure a very good dv/dt capability for the most demanding applications. Such series complements ST full range of high voltage Power MOSFETs.

### **Application**

■ Switching application



### Internal schematic diagram



#### Order code

| Part number | Marking | Package | Packaging |
|-------------|---------|---------|-----------|
| STP5N120    | 5N120   | TO-220  | Tube      |

Contents STP5N120

# **Contents**

| 1 | Electrical ratings         | 3 |
|---|----------------------------|---|
| 2 | Electrical characteristics | 4 |
| 3 | Test circuit               | 6 |
| 4 | Package mechanical data    | 7 |
| 5 | Revision history           | 9 |

STP5N120 Electrical ratings

# 1 Electrical ratings

Table 1. Absolute maximum ratings

| Symbol                             | Parameter                                             | Value      | Unit |
|------------------------------------|-------------------------------------------------------|------------|------|
| V <sub>DS</sub>                    | Drain-source voltage (V <sub>GS</sub> =0)             | 1200       | V    |
| V <sub>GS</sub>                    | Gate-source voltage                                   | ± 30       | V    |
| I <sub>D</sub>                     | Drain current (continuous) at T <sub>C</sub> = 25°C   | 4.4        | Α    |
| I <sub>D</sub>                     | Drain current (continuous) at T <sub>C</sub> = 100°C  | 2.772      | Α    |
| I <sub>DM</sub> <sup>(1)</sup>     | Drain current (pulsed)                                | 17.6       | Α    |
|                                    | Derating factor                                       | 1.28       | W/°C |
| P <sub>TOT</sub>                   | Total dissipation at T <sub>C</sub> = 25°C            | 160        | W    |
| V <sub>ESD(G-S)</sub>              | Gate source ESD (HBM-C = 100pF,<br>R= 1.5K $\Omega$ ) | 3000       | V    |
| dv/dt (2)                          | Peak diode recovery voltage slope                     | 4.5        | V/ns |
| T <sub>j</sub><br>T <sub>stg</sub> | Operating junction temperature<br>Storage temperature | -55 to 150 | °C   |

<sup>1.</sup> Pulse width limited by safe operating area

Table 2. Thermal data

| Symbol         | Parameter                                      | Value | Unit |
|----------------|------------------------------------------------|-------|------|
| Rthj-case      | Thermal resistance junction-case max           | 0.78  | °C/W |
| Rthj-amb (1)   | Thermal resistance junction-amb max            | 62.5  | °C/W |
| T <sub>I</sub> | Maximum lead temperature for soldering purpose | 300   | °C   |

<sup>1.</sup> When mounted on 1inch<sup>2</sup> FR-4 board, 2 oz Cu

Table 3. Avalanche characteristics

| Symbol          | Parameter                                                                                                 | Max value | Unit |
|-----------------|-----------------------------------------------------------------------------------------------------------|-----------|------|
| I <sub>AS</sub> | Avalanche current, repetitive or not-<br>repetitive (pulse width limited by Tj max)                       | 4.4       | Α    |
| E <sub>AS</sub> | Single pulse avalanche energy (starting Tj=25°C, I <sub>D</sub> =I <sub>AS</sub> , V <sub>DD</sub> = 50V) | Tbd       | mJ   |

<sup>2.</sup>  $I_{SD} \leq 4.4A$ , di/dt  $\leq 200A/\mu s$ ,  $V_{DD} \leq 80\%$   $V_{(BR)DSS}$ 

Electrical characteristics STP5N120

# 2 Electrical characteristics

(T<sub>CASE</sub>=25°C unless otherwise specified)

Table 4. On/off states

| Symbol               | Parameter                                             | Test conditions                                                        | Min. | Тур. | Max.    | Unit                     |
|----------------------|-------------------------------------------------------|------------------------------------------------------------------------|------|------|---------|--------------------------|
| V <sub>(BR)DSS</sub> | Drain-source breakdown voltage                        | $I_D = 1$ mA, $V_{GS} = 0$                                             | 1200 |      |         | ٧                        |
| I <sub>DSS</sub>     | Zero gate voltage drain current (V <sub>GS</sub> = 0) | V <sub>DS</sub> = Max rating,<br>V <sub>DS</sub> = Max rating,Tc=125°C |      |      | 1<br>50 | μ <b>Α</b><br>μ <b>Α</b> |
| I <sub>GSS</sub>     | Gate body leakage current (V <sub>DS</sub> = 0)       | V <sub>GS</sub> = ± 30V                                                |      |      | ±10     | μΑ                       |
| V <sub>GS(th)</sub>  | Gate threshold voltage                                | $V_{DS} = V_{GS}, I_{D} = 100 \mu A$                                   | 3    | 3.75 | 4.5     | ٧                        |
| R <sub>DS(on)</sub>  | Static drain-source on resistance                     | V <sub>GS</sub> = 10V, I <sub>D</sub> = 2.3A                           |      | 2.8  | 3.5     | Ω                        |

Table 5. Dynamic

| Symbol                                                   | Parameter                                                         | Test conditions                                                   | Min. | Тур.             | Max. | Unit           |
|----------------------------------------------------------|-------------------------------------------------------------------|-------------------------------------------------------------------|------|------------------|------|----------------|
| 9 <sub>fs</sub> <sup>(1)</sup>                           | Forward transconductance                                          | $V_{DS} = 15V, I_{D} = 2.3A$                                      |      | Tbd              |      | S              |
| C <sub>iss</sub><br>C <sub>oss</sub><br>C <sub>rss</sub> | Input capacitance Output capacitance Reverse transfer capacitance | V <sub>DS</sub> =25V, f=1MHz, V <sub>GS</sub> =0                  |      | 120<br>115<br>25 |      | pF<br>pF<br>pF |
| Coss eq. (2)                                             | Equivalent output capacitance                                     | $V_{GS} = 0V, V_{DS} = 0V \text{ to } 800V$                       |      | 50               |      | pF             |
| $R_{G}$                                                  | Intrinsic gate resistance                                         | f = 1MHz open drain                                               |      | Tbd              |      | Ω              |
| Q <sub>g</sub><br>Q <sub>gs</sub><br>Q <sub>gd</sub>     | Total gate charge<br>Gate-source charge<br>Gate-drain charge      | $V_{DD}$ =960V, $I_{D}$ = 4.4A<br>$V_{GS}$ =10V<br>(see Figure 2) |      | 55<br>8<br>22    |      | nC<br>nC<br>nC |

<sup>1.</sup> Pulsed: pulse duration=300µs, duty cycle 1.5%

<sup>2.</sup> Coss eq. is defined as a constant equivalent capacitance giving the same charging time as Coss when  $V_{DS}$  increases from 0 to 80%  $V_{DSS}$ 

Table 6. Switching times

| Symbol                                   | Parameter                                                  | Test conditions                                                                     | Min. | Тур.                     | Max. | Unit           |
|------------------------------------------|------------------------------------------------------------|-------------------------------------------------------------------------------------|------|--------------------------|------|----------------|
| $t_{d(on)}$ $t_{r}$ $t_{d(off)}$ $t_{f}$ | Turn-on delay time Rise time Turn-off delay time Fall time | $V_{DD}$ = 600V, $I_{D}$ = 2.2A, $R_{G}$ =4.7 $\Omega$ $V_{GS}$ =10V (see Figure 4) |      | Tbd<br>Tbd<br>Tbd<br>Tbd |      | ns<br>ns<br>ns |

Table 7. Source drain diode

| Symbol                                                 | Parameter                                                              | Test conditions                                                                         | Min | Тур.              | Max         | Unit          |
|--------------------------------------------------------|------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|-----|-------------------|-------------|---------------|
| I <sub>SD</sub>                                        | Source-drain current Source-drain current (pulsed)                     |                                                                                         |     |                   | 4.4<br>17.6 | mA<br>A       |
| V <sub>SD</sub> <sup>(1)</sup>                         | Forward on voltage                                                     | I <sub>SD</sub> = 4.4A, V <sub>GS</sub> =0                                              |     |                   | 1.6         | V             |
| t <sub>rr</sub><br>Q <sub>rr</sub><br>I <sub>RRM</sub> | Reverse recovery time Reverse recovery charge Reverse recovery current | $I_{SD}$ = 4.4A, $V_{DD}$ =100V<br>di/dt = 50A/ $\mu$ s, Tj=25°C<br>(see Figure 3)      |     | Tbd<br>Tbd<br>Tbd |             | ns<br>μC<br>A |
| t <sub>rr</sub><br>Q <sub>rr</sub><br>I <sub>RRM</sub> | Reverse recovery time Reverse recovery charge Reverse recovery current | I <sub>SD</sub> = 4.4A,V <sub>DD</sub> =100V<br>di/dt=50A/μs,Tj=150°C<br>(see Figure 3) |     | Tbd<br>Tbd<br>Tbd |             | ns<br>μC<br>A |

<sup>1.</sup> Pulsed: pulse duration = 300µs, duty cycle 1.5%

Table 8. Gate-source zener diode

| Symbol                | Parameter                     | Test conditions         | Min | Тур. | Max | Unit |
|-----------------------|-------------------------------|-------------------------|-----|------|-----|------|
| BV <sub>GSO</sub> (1) | Gate-source breakdown voltage | Igs ± 1mA, (open drain) | 30  |      |     | ٧    |

<sup>1.</sup> The built-in-back zener diodes have specifically been designed to enhance not only the device's ESD capability, but also to make them safely absorb possible voltage transients that may occasionally be applied from gate to source. In this respect the zener voltage is appropriate to achieve an efficient and cost-effective intervention to protect the device's integrity. These integrated zener diodes thus avoid the usage of external components.

477

Test circuit STP5N120

### 3 Test circuit

Figure 1. Switching times test circuit for resistive load

Figure 2. Gate charge test circuit



Figure 3. Test circuit for inductive load switching and diode recovery times

Figure 4. Unclamped inductive load test circuit



Figure 5. Unclamped inductive waveform

Figure 6. Switching time waveform



577

# 4 Package mechanical data

In order to meet environmental requirements, ST offers these devices in ECOPACK® packages. These packages have a Lead-free second level interconnect. The category of second level interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an ST trademark. ECOPACK specifications are available at: <a href="https://www.st.com">www.st.com</a>

### TO-220 mechanical data

| Dim |       | mm    |       |       | inch  |       |
|-----|-------|-------|-------|-------|-------|-------|
| Dim | Min   | Тур   | Max   | Min   | Тур   | Max   |
| Α   | 4.40  |       | 4.60  | 0.173 |       | 0.181 |
| b   | 0.61  |       | 0.88  | 0.024 |       | 0.034 |
| b1  | 1.14  |       | 1.70  | 0.044 |       | 0.066 |
| С   | 0.49  |       | 0.70  | 0.019 |       | 0.027 |
| D   | 15.25 |       | 15.75 | 0.6   |       | 0.62  |
| D1  |       | 1.27  |       |       | 0.050 |       |
| E   | 10    |       | 10.40 | 0.393 |       | 0.409 |
| е   | 2.40  |       | 2.70  | 0.094 |       | 0.106 |
| e1  | 4.95  |       | 5.15  | 0.194 |       | 0.202 |
| F   | 1.23  |       | 1.32  | 0.048 |       | 0.051 |
| H1  | 6.20  |       | 6.60  | 0.244 |       | 0.256 |
| J1  | 2.40  |       | 2.72  | 0.094 |       | 0.107 |
| L   | 13    |       | 14    | 0.511 |       | 0.551 |
| L1  | 3.50  |       | 3.93  | 0.137 |       | 0.154 |
| L20 |       | 16.40 |       |       | 0.645 |       |
| L30 |       | 28.90 |       |       | 1.137 |       |
| ØP  | 3.75  |       | 3.85  | 0.147 |       | 0.151 |
| Q   | 2.65  |       | 2.95  | 0.104 |       | 0.116 |



STP5N120 Revision history

# 5 Revision history

Table 9. Revision history

| Date        | Revision | Changes       |
|-------------|----------|---------------|
| 21-May-2007 | 1        | First release |

**577** 

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2007 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

47/