

### Octal channel high side driver

#### **Features**

| Туре    | R <sub>DS(on)</sub> | l <sub>out</sub> | V <sub>CC</sub> |
|---------|---------------------|------------------|-----------------|
| VN808SR | 150 mΩ              | 0.7 A            | 45 V            |

- V<sub>CC</sub>/2 compatible input
- Junction over-temperature protection
- Case over-temperature protection for thermal independence of the channels
- Current limitation
- Shorted load protection
- Undervoltage shut-down
- Protection against loss of ground
- Very low stand-by current
- Compliance to 61000-4-4 IEC test up to 4 kV

#### **Description**

The VN808SR is a monolithic device designed in STMicroelectronics VIPower M0-3 technology, intended for driving any kind of load with one side connected to ground.

PowerSO-36

Active current limitation combined with thermal shutdown and automatic restart, protect the device against overload. In overload condition, the channel turns OFF and back ON automatically so as to maintain the junction temperature between  $T_{TSD}$  and  $T_{R}$ . If this condition makes the case temperature reach  $T_{CSD}$ , the overloaded channel is turned OFF and restarts only when the case temperature has decreased to  $T_{CR}$  (see waveform 3  $\emph{Figure 7 on page 10}$ ). Non overloaded channels continue to operate normally. The device automatically turns OFF in the case of a ground pin disconnection. This device is especially suitable for industrial applications and conforms to IEC 61131.

Figure 1. Block diagram



Contents VN808SR

## **Contents**

| 1 | Maximum ratings                                   |
|---|---------------------------------------------------|
| 2 | Electrical characteristics                        |
| 3 | Pin connections                                   |
| 4 | Current, voltage conventions and internal diagram |
| 5 | Switching time waveforms                          |
| 6 | Reverse polarity protection                       |
| 7 | Package mechanical data13                         |
| 8 | Order codes                                       |
| 9 | Revision history                                  |

VN808SR Maximum ratings

# 1 Maximum ratings

Table 1. Absolute maximum rating

| Symbol            | Parameter                                                                                              | Value               | Unit    |
|-------------------|--------------------------------------------------------------------------------------------------------|---------------------|---------|
| V <sub>CC</sub>   | DC supply voltage                                                                                      | 45                  | V       |
| -I <sub>GND</sub> | DC ground pin reverse current TRAN ground pin reverse current (pulse duration < 1 ms)                  | -250<br>-6          | mA<br>A |
| I <sub>OUT</sub>  | DC output current                                                                                      | Internally limited  | Α       |
| -l <sub>OUT</sub> | Reverse DC output current                                                                              | -2                  | Α       |
| I <sub>IN</sub>   | DC Input current                                                                                       | ± 10                | mA      |
| V <sub>IN</sub>   | Input voltage range                                                                                    | -3/+V <sub>CC</sub> | ٧       |
| V <sub>ESD</sub>  | Electrostatic discharge (R = 1.5 kΩ; C = 100 pF)                                                       | 2000                | ٧       |
| P <sub>TOT</sub>  | Power dissipation at T <sub>c</sub> = 25 °C                                                            | 96                  | W       |
| L <sub>MAX</sub>  | Max inductive load (V <sub>CC</sub> = 24 V, R <sub>LOAD</sub> = 48 $\Omega$ , T <sub>A</sub> = 100 °C) | 2                   | Н       |
| TJ                | Junction operating temperature                                                                         | Internally limited  | °C      |
| T <sub>C</sub>    | Case operating temperature                                                                             | Internally limited  | °C      |
| T <sub>STG</sub>  | Storage temperature                                                                                    | -40 to 150          | °C      |

Table 2. Thermal data

| Symbol            | Parameter                               |     | Value | Unit |
|-------------------|-----------------------------------------|-----|-------|------|
| R <sub>thJC</sub> | Thermal resistance junction-case        | Max | 1.3   | °C/W |
| R <sub>thJA</sub> | Thermal resistance junction-ambient (1) | Max | 50    | °C/W |

When mounted on FR4 printed circuit board with 0.5 cm<sup>2</sup> of copper area (at least 35 μm think) connected to all TAB pins.

3/17

Electrical characteristics VN808SR

## 2 Electrical characteristics

(10.5 V <  $V_{CC}$  < 32 V; -40  $^{\circ}C$  <  $T_{J}$  < 125  $^{\circ}C$ ; unless otherwise specified)

Table 3. Power section

| Symbol                | Parameter                                            | Test conditions                                                                                                                                      | Min  | Тур | Max        | Unit     |
|-----------------------|------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|------------|----------|
| V <sub>CC</sub>       | Operating supply voltage                             |                                                                                                                                                      | 10.5 |     | 45         | V        |
| V <sub>USD</sub>      | Undervoltage shutdown                                |                                                                                                                                                      | 7    |     | 10.5       | V        |
| R <sub>ON</sub>       | On state resistance                                  | I <sub>OUT</sub> = 0.5 A; T <sub>J</sub> = 25 °C<br>I <sub>OUT</sub> = 0.5 A;                                                                        |      | 150 | 185<br>280 | mΩ       |
| IS                    | Supply current                                       | OFF state; V <sub>CC</sub> = 24 V;<br>T <sub>CASE</sub> = 25 °C<br>ON state (all channels ON);<br>V <sub>CC</sub> = 24 V, T <sub>CASE</sub> = 100 °C |      |     | 150<br>12  | μA<br>mA |
| I <sub>LGND</sub>     | Output current at turn-off                           | $V_{CC} = V_{STAT} = V_{IN} = V_{GND} = 24 \text{ V}$<br>$V_{OUT} = 0 \text{ V}$                                                                     |      |     | 1          | mA       |
| I <sub>L(off)</sub>   | OFF state output current                             | $V_{IN} = V_{OUT} = 0 V;$                                                                                                                            | 0    |     | 5          | μА       |
| t <sub>d(Vccon)</sub> | Power-on delay time from V <sub>CC</sub> rising edge | Table 7.                                                                                                                                             |      | 1   |            | ms       |

Table 4. Switching  $(V_{CC} = 24 \text{ V})$ 

| Symbol                                 | Parameter              | Test conditions                                                          | Min | Тур | Max | Unit |
|----------------------------------------|------------------------|--------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>ON</sub>                        | Turn-on time           | $R_L = 48 \Omega$ from 80% $V_{OUT}$ Figure 5.                           |     | 50  | 100 | μS   |
| t <sub>OFF</sub>                       | Turn-off time          | $R_L = 48 \Omega$ to 10% $V_{OUT}$ Figure 5.                             |     | 75  | 150 | μS   |
| dV <sub>OUT/</sub> dt <sub>(on)</sub>  | Turn-on voltage slope  | $R_L = 48 \Omega$ from $V_{OUT} = 2.4 V$ to $V_{OUT} = 19.2 V$ Figure 5. |     | 0.7 |     | V/µs |
| dV <sub>OUT/</sub> dt <sub>(off)</sub> | Turn-off voltage slope | $R_L = 48 \Omega$ from $V_{OUT} = 21.6 V$ to $V_{OUT} = 2.4 V$ Figure 5. |     | 1.5 |     | V/µs |

Table 5. Input pin

| Symbol               | Parameter                | Test conditions                             | Min                  | Тур | Max                  | Unit |
|----------------------|--------------------------|---------------------------------------------|----------------------|-----|----------------------|------|
| V <sub>INL</sub>     | Input low level          |                                             |                      |     | V <sub>CC</sub> /2-1 | V    |
| I <sub>INL</sub>     | Low level input current  | V <sub>IN</sub> = V <sub>CC</sub> / 2 - 1 V | 80                   |     |                      | μΑ   |
| V <sub>INH</sub>     | Input high level         |                                             | V <sub>CC</sub> /2+1 |     |                      | V    |
| I <sub>INH</sub>     | High level input current | V <sub>IN</sub> = V <sub>CC</sub> / 2 + 1 V |                      | 150 | 260                  | μА   |
| V <sub>I(HYST)</sub> | Input hysteresis voltage |                                             |                      | 0.6 |                      | V    |
| I <sub>IN</sub>      | Input current            | $V_{IN} = V_{CC} = 32 \text{ V}$            |                      |     | 300                  | μΑ   |

#### Table 6. Protections

| Symbol             | Parameter                     | Test conditions                                        | Min                 | Тур                 | Max                 | Unit |
|--------------------|-------------------------------|--------------------------------------------------------|---------------------|---------------------|---------------------|------|
| T <sub>CSD</sub>   | Case shut-down temperature    |                                                        | 125                 | 130                 | 135                 | °C   |
| T <sub>CR</sub>    | Case reset temperature        |                                                        | 110                 |                     |                     | °C   |
| T <sub>CHYST</sub> | Case thermal hysteresis       |                                                        | 7                   | 15                  |                     | °C   |
| T <sub>TSD</sub>   | Junction shutdown temperature |                                                        | 150                 | 175                 | 200                 | °C   |
| T <sub>R</sub>     | Junction reset temperature    |                                                        | 135                 |                     |                     | °C   |
| T <sub>HYST</sub>  | Junction thermal hysteresis   |                                                        | 7                   | 15                  |                     | °C   |
| I <sub>lim</sub>   | DC Short circuit current      | $V_{CC} = 24 \text{ V}; R_{LOAD} = 10 \text{ m}\Omega$ | 0.7                 |                     | 1.7                 | Α    |
| V <sub>demag</sub> | Turn-off output clamp voltage | I <sub>OUT</sub> = 0.5 A; L = 6mH                      | V <sub>CC</sub> -57 | V <sub>CC</sub> -52 | V <sub>CC</sub> -47 | V    |

Table 7. Status pin

| Symbol              | Parameter                 | Test conditions                                               | Min | Тур         | Max | Unit   |
|---------------------|---------------------------|---------------------------------------------------------------|-----|-------------|-----|--------|
| I <sub>HSTAT</sub>  | High level output current | $V_{CC}$ = 1832 V; R <sub>STAT</sub> = 1 kΩ (Fault condition) | 2   | 3           | 4   | mA     |
| I <sub>LSTAT</sub>  | Leakage current           | Normal operation; V <sub>CC</sub> = 32 V                      |     |             | 0.1 | μΑ     |
| V <sub>CLSTAT</sub> | Clamp voltage             | I <sub>STAT</sub> = 1 mA<br>I <sub>STAT</sub> = -1 mA         | 6.0 | 6.8<br>-0.7 | 8.0 | V<br>V |

**577** 

Pin connections VN808SR

### 3 Pin connections

Figure 2. Connection diagram (top view)



Table 8. Pin functions

| Pin N°         | Symbol          | Function                                           |
|----------------|-----------------|----------------------------------------------------|
| TAB            | V <sub>CC</sub> | Positive power supply voltage                      |
| 1              | V <sub>CC</sub> | Positive power supply voltage                      |
| 2,3,4,5        | NC              | Not connected                                      |
| 6              | Input 1         | Input of channel 1                                 |
| 7              | Input 2         | Input of channel 2                                 |
| 8              | Input 3         | Input of channel 3                                 |
| 9              | Input 4         | Input of channel 4                                 |
| 10             | Input 5         | Input of channel 5                                 |
| 11             | Input 6         | Input of channel 6                                 |
| 12             | Input 7         | Input of channel 7                                 |
| 13             | Input 8         | Input of channel 8                                 |
| 14,15,16,17,18 | NC              | Not connected                                      |
| 19             | GND             | Logic ground                                       |
| 20             | STATUS          | Common open source diagnostic for over-temperature |
| 21,22          | Output 8        | High-side output of channel 8                      |
| 23,24          | Output 7        | High-side output of channel 7                      |

VN808SR Pin connections

Table 8. Pin functions (continued)

| Pin N° | Symbol   | Function                      |
|--------|----------|-------------------------------|
| 25,26  | Output 6 | High-side output of channel 6 |
| 27.28  | Output 5 | High-side output of channel 5 |
| 29,30  | Output 4 | High-side output of channel 4 |
| 31,32  | Output 3 | High-side output of channel 3 |
| 33,34  | Output 2 | High-side output of channel 2 |
| 35,36  | Output 1 | High-side output of channel 1 |

# 4 Current, voltage conventions and internal diagram

Figure 3. Current and voltage conventions



Figure 4. Equivalent internal block diagram (same structure for all channel)



Table 9. Truth table

| Conditions                                                                                 | INPUTn | OUTPUTn | STATUS |
|--------------------------------------------------------------------------------------------|--------|---------|--------|
| Normal operation                                                                           | L<br>H | L<br>H  | L      |
| Current limitation                                                                         | L<br>H | L<br>X  | L<br>L |
| Overtemperature (see waveforms 3, 4 <i>Figure 7</i> ) -> T <sub>J</sub> > T <sub>TSD</sub> | L<br>H | L<br>L  | L<br>H |
| Undervoltage                                                                               | L<br>H | L       | X      |

**577** 

8/17

# 5 Switching time waveforms

Figure 5. Turn-ON and turn-OFF



Figure 6. V<sub>CC</sub> turn-ON



**577** 









### 6 Reverse polarity protection

A schematic solution to protect the IC against a reverse polarity condition is proposed.

This schematic is effective with any type of load connected to the outputs of the IC.

The RGND resistor value can be selected according to the following conditions to be met:

- 1.  $R_{GND} \le 600 \text{ mV} / (I_S \text{ in ON state max}).$
- 2.  $R_{GND} \ge (-V_{CC}) / (-I_{GND})$

where -IGND is the DC reverse ground pin current and can be found in the absolute maximum rating section of the device datasheet.

The power dissipation associated to R<sub>GNG</sub> during reverse polarity condition is:

$$PD = (-V_{CC})^2 / R_{GND}$$

This resistor can be shared by several different ICs. In such case  $I_S$  value on formula (1) is the sum of the maximum ON-state currents of the different devices.

Please note that if the microprocessor ground and the device ground are separated then the voltage drop across the  $R_{GND}$  (given by  $I_S$  in ON state max  $^*$   $R_{GND}$ ) produce a difference between the generated input level and the IC input signal level. This voltage drop will vary depending on how many devices are ON in the case of several high side switches sharing the same  $R_{GND}$ .

Figure 8. Reverse polarity protection



## 7 Package mechanical data

In order to meet environmental requirements, ST offers these devices in ECOPACK<sup>®</sup> packages. These packages have a lead-free second level interconnect. The category of second Level Interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an ST trademark. ECOPACK specifications are available at: www.st.com.

Table 10. PowerSO-36 mechanical data

| Dim.   | mm    |       |       | inch  |       |        |
|--------|-------|-------|-------|-------|-------|--------|
|        | Min   | Тур   | Max   | Min   | Тур   | Max    |
| Α      |       |       | 3.60  |       |       | 0.1417 |
| a1     | 0.10  |       | 0.30  | 0.003 |       | 0.0118 |
| a2     |       |       | 3.30  |       |       | 0.1299 |
| аЗ     | 0     |       | 0.10  | 0     |       | 0.0039 |
| b      | 0.22  |       | 0.38  | 0.008 |       | 0.0150 |
| С      | 0.23  |       | 0.32  | 0.009 |       | 0.0126 |
| D (1)  | 15.80 |       | 16.00 | 0.622 |       | 0.6299 |
| D1     | 9.40  |       | 9.80  | 0.370 |       | 0.3858 |
| Е      | 13.90 |       | 14.50 | 0.547 |       | 0.5709 |
| E1 (1) | 10.90 |       | 11.10 | 0.429 |       | 0.4370 |
| E2     |       |       | 2.90  |       |       | 0.1142 |
| E3     | 5.8   |       | 6.2   | 0.228 |       | 0.2441 |
| е      |       | 0.65  |       |       | 0.025 |        |
| еЗ     |       | 11.05 |       |       | 0.435 |        |
| G      | 0     |       | 0.10  | 0.000 |       | 0.0039 |
| Н      | 15.50 |       | 15.90 | 0.610 |       | 0.6260 |
| h      |       |       | 1.10  |       |       | 0.0433 |
| L      | 0.80  |       | 1.10  | 0.031 |       | 0.0433 |
| N      |       |       | 10°   |       |       | 10°    |
| S      | 0°    |       | 8°    | 0°    |       | 8°     |

DETAIL A

DETAIL A

DETAIL B

DETAIL A

DETAIL B

DETAIL A

DETAIL A

DETAIL B

DETAIL A

DETAIL B

DETAIL

Figure 9. PowerSO-36 drawings

VN808SR Order codes

## 8 Order codes

Table 11. Order codes

| Order codes | Package    | Packaging     |  |
|-------------|------------|---------------|--|
| VN808SR     | PowerSO-36 | Tube          |  |
| VN808SR13TR | PowerSO-36 | Tape and reel |  |

Revision history VN808SR

# 9 Revision history

Table 12. Document revision history

| Date        | Revision | Changes                   |
|-------------|----------|---------------------------|
| 13-Sep-2005 | 1        | Initial release           |
| 01-Mar-2007 | 2        | Document reformatted      |
| 26-Mar-2007 | 3        | Typo in Figure 3.         |
| 07-Jul-2008 | 4        | Added Section 4 on page 8 |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2008 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

