## **M65KG512AB** 512Mbit (4 banks x 8 Mb x 16) 1.8 V supply, DDR low power SDRAM #### **Features** - 512Mbit Synchronous Dynamic RAM - Organized as 4 banks of 8 Mwords, each 16 bits wide - Double Data Rate (DDR) - 2 Data Transfers/Clock cycle - Data Rate: 332 Mbit/s max. for 6ns speed class - Supply voltage - V<sub>DD</sub> = 1.7 to 1.9 V (1.8 V typical in accordance with JEDEC standard) - V<sub>DDQ</sub> = 1.7 to 1.9 V for Inputs/Outputs - Synchronous Burst Read and Write - Fixed Burst Lengths: 2-, 4-, 8-, 16 words - Burst Types: Sequential and Interleaved. - Clock Frequency: 133 MHz (7.5 ns speed class), 166 MHz (6 ns speed class) - Clock Valid to Output Delay (CAS Latency): 3 at the maximum clock frequency - Burst Read Control by Burst Read Terminate And Precharge Commands - Automatic Precharge - Byte Write controlled by LDQM and UDQM - Low-power features - Partial Array Self Refresh (PASR) - Automatic Temperature Compensated Self Refresh (ATCSR) - Driver Strength (DS) - Deep Power-Down mode - Auto Refresh and Self Refresh - LVCMOS interface compatible with multiplexed addressing - Operating temperature: - − 30 to 85 °C - − 30 to 105 °C The M65KG512AB is only available as part of a multi-chip package product. Contents M65KG526AB ## **Contents** | Desc | ription | . 6 | |-------|-----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Signa | al descriptions | . 9 | | 2.1 | Address Inputs (A0-A12) | . 9 | | 2.2 | Bank Select Address Inputs (BA0-BA1) | . 9 | | 2.3 | Data Inputs/Outputs (DQ0-DQ15) | . 9 | | 2.4 | Chip Enable (E) | . 9 | | 2.5 | Column Address Strobe (CAS) | . 9 | | 2.6 | Row Address Strobe (RAS) | 10 | | 2.7 | Write Enable (W) | 10 | | 2.8 | Clock Inputs (K, $\overline{K}$ ) | 10 | | 2.9 | Clock Enable (KE) | 10 | | 2.10 | Lower/Upper Data Input Mask (LDQM, UDQM) | 10 | | 2.11 | Lower/Upper Data Read/Write Strobe Input/Output (LDQS, UDQS) | 10 | | 2.12 | V <sub>DD</sub> supply voltage | 11 | | 2.13 | V <sub>DDQ</sub> supply voltage | 11 | | 2.14 | V <sub>SS</sub> ground | 11 | | 2.15 | V <sub>SSQ</sub> ground | 11 | | Comr | mands | 12 | | 3.1 | Mode Register Set command (MRS) | 12 | | 3.2 | Extended Mode Register Set command (EMRS) | 12 | | 3.3 | Bank(Row) Activate command (ACT) | 13 | | 3.4 | Read command (READ) | 13 | | 3.5 | Read with Auto Precharge command (READA) | 13 | | 3.6 | Burst Read Terminate command (BST) | 14 | | 3.7 | Write command (WRIT) | 14 | | 3.8 | Write with Auto Precharge command (WRITA) | 14 | | 3.9 | Precharge Selected Bank/Precharge All Banks command (PRE/PALL) . | 14 | | 3.10 | Self Refresh Entry command (SELF) | 15 | | 3.11 | Self Refresh Exit command (SELFX) | 15 | | | Signa 2.1 2.2 2.3 2.4 2.5 2.6 2.7 2.8 2.9 2.10 2.11 2.12 2.13 2.14 2.15 Comm 3.1 3.2 3.3 3.4 3.5 3.6 3.7 3.8 3.9 3.10 | 2.2 Bank Select Address Inputs (BA0-BA1) 2.3 Data Inputs/Outputs (DQ0-DQ15) 2.4 Chip Enable (Ē) 2.5 Column Address Strobe (CAS) 2.6 Row Address Strobe (RAS) 2.7 Write Enable (W) 2.8 Clock Inputs (K, K) 2.9 Clock Enable (KE) 2.10 Lower/Upper Data Input Mask (LDQM, UDQM) 2.11 Lower/Upper Data Read/Write Strobe Input/Output (LDQS, UDQS) 2.12 V <sub>DD</sub> supply voltage 2.13 V <sub>DDQ</sub> supply voltage 2.14 V <sub>SS</sub> ground 2.15 V <sub>SSQ</sub> ground Commands 3.1 Mode Register Set command (MRS) 3.2 Extended Mode Register Set command (EMRS) 3.3 Bank(Row) Activate command (ACT) 3.4 Read command (READ) 3.5 Read with Auto Precharge command (READA) 3.6 Burst Read Terminate command (BST) 3.7 Write command (WRIT) 3.8 Write with Auto Precharge command (WRITA) 3.9 Precharge Selected Bank/Precharge All Banks command (PRE/PALL) 3.10 Self Refresh Entry command (SELF) | | | 3.12 | Auto Refresh command (REF) | |---|------|---------------------------------------| | | 3.13 | Power-Down Entry command (PDEN) | | | 3.14 | Power-Down Exit command (PDEX) | | | 3.15 | Deep Power-Down Entry command (DPDEN) | | | 3.16 | Device Deselect command (DESL) | | | 3.17 | No Operation command (NOP) | | 4 | Ope | rating modes | | | 4.1 | Power-Up | | | 4.2 | Burst Read 20 | | | 4.3 | Burst Write | | | 4.4 | Self Refresh | | | 4.5 | Auto Refresh | | | 4.6 | Power-Down | | | 4.7 | Deep Power-Down | | 5 | Regi | sters description | | | 5.1 | Mode Register description | | | 5.2 | Extended Mode Register description | | 6 | Maxi | mum rating | | 7 | DC a | nd ac parameters | | 8 | Part | numbering 52 | | 9 | Revi | sion history53 | List of tables M65KG526AB ## List of tables | Table 1. | Signal names | 7 | |-----------|----------------------------------------------------------------------|----| | Table 2. | Bank selection using BA0-BA1 | | | Table 3. | Commands | 17 | | Table 4. | Minimum delay between two commands in concurrent Auto Precharge Mode | 18 | | Table 5. | Burst Type Definition | 18 | | Table 6. | Operating modes | 22 | | Table 7. | Mode Register definition | 23 | | Table 8. | Extended Mode Register definition | 24 | | Table 9. | Absolute maximum ratings | 25 | | Table 10. | Operating and ac measurement conditions | 26 | | Table 11. | Capacitance | 27 | | Table 12. | DC Characteristics 1 | 27 | | Table 13. | DC characteristics 2 | 28 | | Table 14. | Self Refresh current (I <sub>DD6</sub> ) in normal operating mode | 29 | | Table 15. | AC characteristics - T <sub>J</sub> = -30 to 85 °C | 29 | | Table 16. | AC characteristics - $T_J$ = -30 to 105 °C | 30 | | Table 17. | AC characteristics measured in clock period | 31 | | Table 18. | Ordering Information Scheme | 52 | | Tahla 10 | Document revision history | 53 | M65KG526AB List of figures ## **List of figures** | Figure 1. | Logic diagram | 7 | |------------|---------------------------------------------------------------------|----| | Figure 2. | Functional block diagram | | | igure 3. | Simplified command state diagram | 19 | | igure 4. | AC measurement I/O waveform | 26 | | igure 5. | AC measurement load circuit | 27 | | igure 6. | Definition of command and address inputs timings | 33 | | igure 7. | Definition of Read timings 1/2 | | | igure 8. | Definition of Read timings 2/2 | 33 | | igure 9. | Consecutive Bank(Row) Activate command | 34 | | Figure 10. | Read followed by Read in same bank and row | 34 | | Figure 11. | Read followed by Read in a different bank | 35 | | Figure 12. | Read with Auto Precharge | | | Figure 13. | Read followed by Auto Precharge ac waveforms | | | Figure 14. | Read operation (Burst lengths = 2, 4 and 8, CAS latency = 3) | 37 | | Figure 15. | Burst Terminate during Read operation | | | Figure 16. | Write followed by Write in same bank and row | | | igure 17. | Write followed by Write in a different bank | | | igure 18. | Write operation with Auto Precharge | | | Figure 19. | Write with Auto Precharge ac Waveforms | | | igure 20. | Write operation (Burst lengths = 2, 4 and 8, CAS latency = 1) | | | Figure 21. | AC Write ac waveforms (data masking using LDQM/UDQM) | | | igure 22. | Mode Register/Extended Mode Register Set commands ac waveforms | | | igure 23. | Read followed by Write using the Burst Read Terminate command (BST) | | | igure 24. | Write followed by Read (Write completed) | | | igure 25. | Write followed by Read in the same Bank and Row (Write Interrupted) | | | igure 26. | Power-Up sequence | | | igure 27. | Auto Refresh command ac waveforms | | | igure 28. | Self Refresh Entry and Exit commands ac waveforms | | | igure 29. | Deep Power-Down Entry command ac waveforms | | | Figure 30. | Deep Power-Down Exit ac waveforms | 51 | Description M65KG526AB ## 1 Description The M65KG512AB is a 512Mbit Double Data Rate (DDR) Low Power Synchronous DRAM (LPSDRAM). The memory array is organized as 4 Banks of 8,388,608 words of 16 bits each. The device achieves low power consumption and very high-speed data transfer using the 2-bit prefetch pipeline architecture that allows doubling the data input/output rate. Command and address inputs are synchronized with the rising edge of the clock while data inputs/outputs are transferred on both edges of the system clock. The M65KG512AB is well suited for handheld battery powered applications like PDAs, 2.5 and 3G mobile phones and handheld computers. The device architecture is illustrated in *Figure 2: Functional block diagram*. It uses Burst mode to read and write data. It is capable of two, four, and eight-word, sequential and interleaved burst. To minimize current consumption during self refresh operations, the M65KG512AB includes three mechanisms configured via the Extended Mode Register: - Automatic Temperature Compensated Self Refresh (ATCSR) adapts the refresh frequency according to the operating temperature provided by a built-in temperature sensor. - Partial Array Self Refresh (PASR) performs a limited refresh of a half bank, a quarter of bank, one bank, two banks or all banks. - The Deep Power-Down (DPD) mode completely halts the refresh operation and achieves minimum current consumption by cutting off the supply voltage from the whole memory array. The device is programmable through two registers, the Mode Register and the Extended Mode Register: - The Mode Register is used to select the CAS Latency, the Burst Type (sequential, interleaved) and the Burst Length. For more details, refer to Table 7: Mode Register definition, and to Section 3.1: Mode Register Set command (MRS). - Partial Array Self Refresh (PASR) performs a limited refresh of a half bank, a quarter of bank, one bank, two banks or all banks. - The Extended Mode Register is used to configure the low-power features (PASR, ATCSR and Driver Strength) to reduce the current consumption during the Self Refresh operations. For more details, refer to Table 8: Extended Mode Register definition, and to Section 3.2: Extended Mode Register Set command (EMRS). M65KG526AB Description Figure 1. Logic diagram Table 1. Signal names | A0-A12 | Address Inputs | | | | |--------------------|-----------------------------------|--|--|--| | BA0-BA1 | Bank Select Inputs | | | | | DQ0-DQ15 | Data Inputs/Outputs | | | | | K, K | Clock Inputs | | | | | KE | Clock Enable Input | | | | | Ē | Chip Enable Input | | | | | W | Write Enable Input | | | | | RAS | Row Address Strobe Input | | | | | CAS | Column Address Strobe Input | | | | | UDQM | Upper Data Input Mask | | | | | LDQM | Lower Data Input Mask | | | | | UDQS | Upper Data Read/ Write Strobe I/O | | | | | LDQS | Lower Data Read/Write Strobe I/O | | | | | $V_{DD}$ | Supply Voltage | | | | | $V_{\mathrm{DDQ}}$ | Input/Output Supply Voltage | | | | | V <sub>SS</sub> | Ground | | | | | V <sub>SSQ</sub> | Input/Output Ground | | | | Description M65KG526AB Figure 2. Functional block diagram M65KG526AB Signal descriptions ## 2 Signal descriptions See Figure 1: Logic diagram, and Table 1: Signal names, for a brief overview of the signals connected to this device. #### 2.1 Address Inputs (A0-A12) The A0-A12 Address Inputs are used to select the row or column to be made active. If a row is selected, all thirteen, A0-A12 Address Inputs are used. If a column is selected, only the ten least significant Address Inputs, A0-A9, are used. In this latter case, A10 determines whether Auto Precharge is used: - During a Read or Write operation: - If A10 is High (set to '1'), the Read or Write operation includes an Auto Precharge cycle. - If A10 is Low (set to '0'), the Read or Write cycle does not include an Auto Precharge cycle. - When issuing a Precharge command: - If A10 is Low, only the bank selected by BA1-BA0 will be precharged. - If A10 is High, all the banks will be precharged. The address inputs are latched at the cross point of K rising edge and $\overline{K}$ falling edge. ## 2.2 Bank Select Address Inputs (BA0-BA1) The Banks Select Address Inputs, BA0 and BA1, are used to select the bank to be made active (see *Table 2: Bank selection using BA0-BA1*). When selecting the addresses, the device must be enabled, the Row Address Strobe, $\overline{RAS}$ , must be Low, $V_{IL}$ , the Column Address Strobe, $\overline{CAS}$ , and $\overline{W}$ must be High, $V_{IH}$ . ## 2.3 Data Inputs/Outputs (DQ0-DQ15) The Data Inputs/Outputs output the data stored at the selected address during a Read operation, or to input the data during a write operation. ## 2.4 Chip Enable $(\overline{E})$ The Chip Enable input, $\overline{E}$ , activates the memory state machine, address buffers and decoders when driven Low, $V_{II}$ . When $\overline{E}$ is High, $V_{IH}$ , the device is not selected. ## 2.5 Column Address Strobe (CAS) The Column Address Strobe, $\overline{\text{CAS}}$ , is used in conjunction with Address Inputs A0-A9 and BA1-BA0, to select the starting column location prior to a read or write operation. Signal descriptions M65KG526AB ### 2.6 Row Address Strobe (RAS) The Row Address Strobe, RAS, is used in conjunction with Address Inputs A0-A12 and BA1-BA0, to select the starting address location prior to a Read or Write. ## 2.7 Write Enable ( $\overline{W}$ ) The Write Enable input, W, controls writing. ## 2.8 Clock Inputs $(K, \overline{K})$ The Clock signals, K and $\overline{K}$ , are the master clock inputs. All input signals except UDQM/LDQM, UDQS/LDQS and DQ0-DQ15 are referred to the cross point of K rising edge and $\overline{K}$ falling edge. During read operations, UDQS/LDQS and DQ0-DQ15 are referred to the cross point of K rising edge and $\overline{K}$ falling edge. During write operations, UDQM/LDQM and DQ0-DQ15 are referred to the cross point of UDQS/LDQS and V<sub>REF</sub>, and UDQS/LDQS to the cross point of K rising edge and $\overline{K}$ falling edge. #### 2.9 Clock Enable (KE) When driven Low, $V_{IL}$ , the Clock Enable input, KE, is used to suspend the Clock K, to switch the device to Self Refresh, Power-Down or Deep Power-Down mode. The Clock Enable, KE, must be stable for at least one clock cycle. This means that, if KE level changes on K rising edge and $\overline{K}$ falling edge with a setup time of $t_{AS}$ , it must be at the same level by the next K rising edge with a hold time of $t_{AH}$ . ## 2.10 Lower/Upper Data Input Mask (LDQM, UDQM) Lower Data Input Mask and Upper Data Input Mask are input signals used to mask the data input during write operations. UDQM and LDQM are sampled when UDQS/LDQS level crosses $V_{REF}$ When LDQM is Low, $V_{IL}$ , DQ0 to DQ7 inputs are selected. When UDQM is Low, $V_{IL}$ , DQ8 to DQ15 inputs are selected. # 2.11 Lower/Upper Data Read/Write Strobe Input/Output (LDQS, UDQS) LDQS and UDQS act as write data strobe (as input) and read data strobe (as output) respectively. LDQS and UDQS are the strobe signals for DQ0 to DQ7 and DQ8 to DQ15, respectively. During read operations, the device outputs the data strobe through LDQS/UDQS pins simultaneously with data (see *Figure 10*). Data is output at both the rising and falling edge of the data strobe. During write operations, LDQS/UDQS should be input as the strobe for the input data together with LDQM/UDQM (see *Figure 18*). The inputs data should be synchronized with the high and low pulse of LDQS/UDQS. M65KG526AB Signal descriptions ## 2.12 V<sub>DD</sub> supply voltage V<sub>DD</sub> provides the power supply to the internal core of the memory device. It is the main power supply for all operations (Read and Write). ## 2.13 V<sub>DDQ</sub> supply voltage $V_{DDQ}$ provides the power supply to the I/O pins and enables all Outputs to be powered independently of $V_{DD}$ . $V_{DDQ}$ can be tied to $V_{DD}$ or can use a separate supply. It is recommended to power-up and power-down $V_{DD}$ and $V_{DDQ}$ together to avoid certain conditions that would result in data corruption. ## 2.14 V<sub>SS</sub> ground Ground, $V_{SS}$ , is the reference for the core power supply. It must be connected to the system ground. #### 2.15 V<sub>SSO</sub> ground $V_{SSQ}$ ground is the reference for the input/output circuitry driven by $V_{DDQ}$ . $V_{SSQ}$ must be connected to $V_{SS}$ . Note: Each device in a system should have $V_{DD}$ and $V_{DDQ}$ decoupled with a 0.1 $\mu$ F ceramic capacitor close to the pin (high frequency, inherently low inductance capacitors should be as close as possible to the package). Table 2. Bank selection using BA0-BA1 | Selected bank | BA0 | BA1 | |---------------|-----------------|-----------------| | Bank A | V <sub>IL</sub> | V <sub>IL</sub> | | Bank B | V <sub>IH</sub> | V <sub>IL</sub> | | Bank C | V <sub>IL</sub> | V <sub>IH</sub> | | Bank D | V <sub>IH</sub> | V <sub>IH</sub> | Commands M65KG526AB #### 3 Commands The M65KG512AB recognizes a set of commands that are obtained by specific statuses of Chip Enable, $\overline{E}$ , Column Address Strobe, $\overline{CAS}$ , Row Address Strobe, $\overline{RAS}$ , Write Enable, $\overline{W}$ , and address inputs. Refer to *Table 3: Commands*, in conjunction with the text descriptions below. Figure 3: Simplified command state diagram shows the operations that are performed when each command is issued at each state of the DDR LPSDRAM. #### 3.1 Mode Register Set command (MRS) The Mode Register Set command is used to configure the Burst Length, Burst Type and CAS Latency of the device by programming the Mode Register. The command is issued with KE held High, with BA0, BA1 and A10 set to '0', and $\overline{E}$ , $\overline{RAS}$ , $\overline{CAS}$ and $\overline{W}$ driven Low, $V_{IL}$ . The value of address inputs A0 to A7 determines the Burst Length, Burst Type and $\overline{CAS}$ Latency of the device (see *Table 7: Mode Register definition* and *Figure 22: Mode Register/Extended Mode Register Set commands ac waveforms*): - The Burst Length (2, 4, 8, 16 words) is programmed using the address inputs A2-A0 - The Burst Type (sequential or interleaved) is programmed using A3. - The CAS Latency (3 Clock cycles) is programmed using A6-A4. It is required to execute a Mode Register Set command at the end of the Power-up sequence. Once the command has been issued, it is necessary to wait for at least two clock cycles before issuing another command. ## 3.2 Extended Mode Register Set command (EMRS) The Extended Mode Register Set command is used to configure the low-power features of the device by programming the Extended Mode Register. The command is issued with KE held High, BA0 at '0', BA1 at '1', A10 at '0', by driving $\overline{E}$ , $\overline{RAS}$ , $\overline{CAS}$ and $\overline{W}$ , Low, $V_{IL}$ . The value of address inputs A0 to A9 determines the Driver Strength, the part of the array that is refreshed during Self Refresh and the Automatic Temperature Compensated Self Refresh feature (see *Table 8: Extended Mode Register definition* and *Figure 22: Mode Register/Extended Mode Register Set commands ac waveforms*): - The part of the array to be refreshed (all banks, Bank A and B, Bank A only) during Self Refresh is set using A2-A0. - The Driver Strength (full, 1/2 strength, 1/4 strength, 1/8 strength) is set using bits A6-A5 - The Automatic temperature Compensated Self Refresh feature is always enabled (A9 set to '0'). It is required to execute an Extended Mode Register Set command at the end of the Powerup sequence. Once the command has been issued, it is necessary to wait for at least two clock cycles before issuing another command. M65KG526AB Commands #### 3.3 Bank(Row) Activate command (ACT) The Bank(Row) Activate command is used to switch a row in a specific bank of the device from the Idle to the active mode. The bank is selected by BA0 and BA1 and the row by A0 to A12 (see *Table 2: Bank selection using BA0-BA1*). This command is initiated by driving KE High, $V_{IH}$ , with $\overline{E}$ and $\overline{RAS}$ Low, $V_{IL}$ , and $\overline{CAS}$ and $\overline{W}$ High. A minimum delay of $t_{RCD}$ is required after issuing the Bank (Row) Activate command prior to initiating Read and Write operations from and to the active bank. A minimum time of t<sub>RC</sub> is required between two Bank(Row) Activate commands to the same bank (see *Figure 9: Consecutive Bank(Row) Activate command*). #### 3.4 Read command (READ) The Read command is used to read from the memory array in Burst Read mode. In this mode, data is output in bursts synchronized with the cross points of the clock signals, K and $\overline{K}$ . The start address of the Burst Read is determined by the column address, A0 to A12, and the bank address, BA0-BA1, at the beginning of the Burst Read operation. A valid Read command is initiated by driving $\overline{E}$ and $\overline{CAS}$ Low, $V_{II}$ , and $\overline{W}$ and $\overline{RAS}$ High, $V_{IH}$ . #### 3.5 Read with Auto Precharge command (READA) This command is identical to the Read command except that a precharge is automatically performed at the end of the Read operation. The precharge starts $t_{RPD}$ (Burst Length/2 clock periods) after the Read with Auto Precharge command is input. A $t_{RAS(min)}$ delay elapses between the Bank (Row) Activate and the Auto Precharge commands. This lock-out mechanism allows a Read with auto Precharge command to be issued to a bank that has been activated (opened) but has not yet satisfied the $t_{RAS(min)}$ requirement. The DDR LPSDRAM supports the Concurrent Auto Precharge mode: a Read with autoprecharge can be followed by any command to another active bank, as long as that command does not interrupt the read data transfer, and that all other related limitations apply (e.g. contention between read data and written data must be avoided). *Table 4: Minimum delay between two commands in concurrent Auto Precharge Mode* shows the minimum delays between a Read with Auto Precharge command to one bank and a command to a different bank. Refer to *Figure 13* for a description of Read operation with Auto Precharge. Commands M65KG526AB #### 3.6 Burst Read Terminate command (BST) The Burst Read Terminate command is used to terminate a Burst Read operation. It is issued with KE held High, by driving $\overline{E}$ and $\overline{W}$ Low and $\overline{CAS}$ and $\overline{RAS}$ High. $t_{BSTZ}$ after issuing the Burst Read Terminate command, DQ0-DQ15 and LDQS, UDQS revert to the high impedance state (see *Figure 15: Burst Terminate during Read operation*). There is no such command for Burst Write operations. #### 3.7 Write command (WRIT) This Write command is used to write to the memory array in Burst Write mode. In this mode, data is input synchronized with the cross points of the clock signals, K and $\overline{K}$ . The start address of the Burst Write is determined by the column address, A0 to A9, and the address of the selected bank, BA0-BA1, at the beginning of the Burst Read operation. A valid Write command is initiated by driving $\overline{E}$ , $\overline{CAS}$ and $\overline{W}$ Low, $V_{IL}$ , and $\overline{RAS}$ High, $V_{IH}$ . #### 3.8 Write with Auto Precharge command (WRITA) This command is identical to the Write command except that a precharge is automatically performed at the end of the Write operation. The precharge starts t<sub>WPD</sub> (Burst Length/2 +3 clock periods) after the Write with Auto Precharge command is input. Refer to *Figure 19* for a description of Write operation with Auto Precharge. ## 3.9 Precharge Selected Bank/Precharge All Banks command (PRE/PALL) The Precharge Selected Bank and Precharge All Banks are used to place the bank selected by BA0 and BA1 (see *Table 2: Bank selection using BA0-BA1*) and all banks in idle mode, respectively. The precharge commands are issued by driving $\overline{E}$ , $\overline{RAS}$ and $\overline{W}$ Low, with $\overline{CAS}$ and KE held High. The value on A10 determines whether either the selected bank or all the banks will be precharged: - If A10 is High, BA0-BA1 are Don't Care and all the banks are precharged. - If A10 is Low when, only the bank selected by BA0-BA1 is precharged. The bank(s) is/are placed in the Idle mode $t_{RP}$ after issuing the Precharge command. Once the bank is in Idle mode, the Bank (Row) Activate command has to be issued to switch the bank back to active mode. The precharge commands can be issued during Burst Read or Burst Write in which case the Burst Read or Write operation is terminated and the selected bank placed in Idle mode. The device needs to be in Idle mode before entering Self Refresh, Auto Refresh, Power-Down and Deep Power-Down. M65KG526AB Commands #### 3.10 Self Refresh Entry command (SELF) The Self Refresh Entry command is used to start a Self Refresh operation. Before starting a Self Refresh, the device must be idle. The Self Refresh Entry command is issued by driving KE Low, with $\overline{E}$ , $\overline{RAS}$ , and $\overline{CAS}$ Low, and $\overline{W}$ High (see *Figure 28: Self Refresh Entry and Exit commands ac waveforms*). During the Self Refresh operation, the internal memory controller generated the addresses of the row to be refreshed. The Self Refresh operation goes on as long as the Clock Enable signal, KE, is held Low. #### 3.11 Self Refresh Exit command (SELFX) The Self Refresh Exit command is used to exit from Self Refresh mode. There are two ways to exit from Self Refresh mode: - Driving KE Low to High, with E High, RAS, CAS and W Don't Care, - Driving E Low and RAS, CAS and W High. Non-read commands can be executed $3t_{CK} + t_{RC}$ after the end of the Self Refresh operation, where $t_{CK}$ is the Clock period and $t_{RC}$ the RAS Cycle time. See *Figure 28* for a description of Self Refresh Exit ac waveforms. #### 3.12 Auto Refresh command (REF) This command performs an Auto Refresh. The device is placed in Auto refresh mode from Idle by holding KE High, $V_{IH}$ , driving $\overline{E}$ , $\overline{RAS}$ and $\overline{CAS}$ Low and driving $\overline{W}$ High. The address bits are "Don't Care" because the addresses of the bank and row to be refreshed are internally determined by the internal refresh controller. The output buffer becomes High-Z after the Auto Refresh has started. Precharge operations are automatically completed after the Auto Refresh. A Bank(Row) Activate, a Mode Register Set or an Extended Mode Register Set command can be issued $t_{RFC}$ after the last Auto Refresh command (see Figure 27: Auto Refresh command ac waveforms). The average refresh cycle is $t_{REF}$ (see *Table 16: AC characteristics - TJ = -30 to 105 °C*). To optimize the operation scheduling, a flexibility in the absolute refresh interval is provided. A maximum of eight Auto Refresh commands can be issued to the DDR LPSDRAM and the maximum absolute interval between two Auto Refresh commands $8t_{\rm REF}$ ## 3.13 Power-Down Entry command (PDEN) The DDR LPSDRAM is caused to enter Power-Down mode from Idle by driving either: - KE Low and E High (other signals are Don't Care), - KE Low and RAS, CAS and W High with E Low. The Power-Down mode continues as long as KE remains Low. Commands M65KG526AB #### 3.14 Power-Down Exit command (PDEX) The DDR LPSDRAM exits from Power-Down mode by driving KE High. #### 3.15 Deep Power-Down Entry command (DPDEN) The device is placed in Deep Power-Down mode by driving KE Low, with $\overline{E}$ and $\overline{W}$ Low and $\overline{RAS}$ and $\overline{CAS}$ High (see *Figure 29: Deep Power-Down Entry command ac waveforms*). All banks must be precharged or in idle state before entering the Deep Power-Down mode. After the command execution, the device remains in Deep Power-Down mode while KE is low. Deep Power-Down Exit (DPDEX) The M65KG512AB exits Deep Power-Down mode by asserting KE High. A special sequence is then required before the device can take any new command into account: - 1. Maintain No Operation status conditions for a minimum of 200µs, - 2. Issue a Precharge All Banks command (see Section 3.9: Precharge Selected Bank/Precharge All Banks command (PRE/PALL) for details), - Once all banks are precharged and after the minimum t<sub>RP</sub> delay is satisfied, issue 2 or more Auto Refresh commands, - 4. Issue a Mode Register Set command to initialize the Mode Register bits, - Issue an Extended Mode Register Set command to initialize the Extended Mode Register bits. The Deep Power-Down mode exit sequence is illustrated in *Figure 30: Deep Power-Down Exit ac waveforms*. ## 3.16 Device Deselect command (DESL) When the Chip Enable, $\overline{E}$ , is High at the cross point of the Clock K rising edge with $V_{REF}$ all input signals are ignored and the device internal status is held. ## 3.17 No Operation command (NOP) The device is placed in the No Operation mode, by driving $\overline{CAS}$ , $\overline{RAS}$ and $\overline{W}$ High, with $\overline{E}$ Low and KE High. As long as this command is input at the cross point of the Clock K rising edge with the $V_{\mathsf{REF}}$ level, address and data input are ignored and the device internal status is held. M65KG526AB Commands Table 3. Commands<sup>(1)(2)</sup> | Command | Symbol | KE <sub>n-1</sub> | KEn | Ē | RAS | CAS | w | BA1 | BA0 | A0-A9,<br>A11-A12 | A10 | |--------------------------------------|--------|-------------------|-----------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------------------------------|--------------------------------| | Mode Register Set | MRS | V | M | M | V | V | ., | V <sub>IL</sub> | V | MR/EMR<br>Data <sup>(3)</sup> | V | | Extended Mode Register<br>Set | EMRS | V <sub>IH</sub> | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | MR/EMR<br>Data <sup>(3)</sup> | V <sub>IL</sub> | | Bank (Row) Activate | ACT | V <sub>IH</sub> | V <sub>IH</sub> | $V_{IL}$ | $V_{IL}$ | V <sub>IH</sub> | V <sub>IH</sub> | V | V | Row Add | dress | | Read | READ | \/ | \/ | V | M | ., | V | V | V | Column | V <sub>IL</sub> <sup>(4)</sup> | | Read with Auto Precharge | READA | $V_{IH}$ | V <sub>IH</sub> | $V_{IL}$ | $V_{IH}$ | V <sub>IL</sub> | V <sub>IH</sub> | V | V | Address | V <sub>IH</sub> <sup>(5)</sup> | | Burst Read Terminate | BST | V <sub>IH</sub> | V <sub>IH</sub> | $V_{IL}$ | V <sub>IH</sub> | V <sub>IH</sub> | $V_{IL}$ | Х | Х | Х | | | Write | WRIT | \/ | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IH</sub> | VIL | V <sub>IL</sub> | V | V | Column | V <sub>IL</sub> <sup>(4)</sup> | | Write with Auto Precharge | WRITA | $V_{IH}$ | VIH | \ \IL | V IH | V IL | V IL | V | V | Column | V <sub>IH</sub> <sup>(4)</sup> | | Precharge Selected Bank | PRE | ., | V <sub>IH</sub> | V <sub>IL</sub> | V | V | \/ | V <sup>(6)</sup> | V <sup>(6)</sup> | Х | V <sub>IL</sub> <sup>(6)</sup> | | Precharge All Banks | PALL | $V_{IH}$ | | ۷IL | $V_{IL}$ | V <sub>IH</sub> | V <sub>IL</sub> | X <sup>(7)</sup> | X <sup>(7)</sup> | Х | V <sub>IH</sub> <sup>(7)</sup> | | Self-Refresh Entry <sup>(8)</sup> | SELF | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | Х | Х | Х | Х | | Self Refresh Exit | SELFX | V <sub>IL</sub> | V <sub>IH</sub> | $V_{IH}$ | Х | Х | Х | Х | | Х | Х | | Gell Refresh Exit | OLLI X | ۷IL | ٧IH | $V_{IL}$ | $V_{IH}$ | $V_{IH}$ | V <sub>IH</sub> | ^ | | Λ | ^ | | Auto Refresh <sup>(8)</sup> | REF | $V_{IH}$ | $V_{IH}$ | $V_{IL}$ | $V_{IL}$ | $V_{IL}$ | $V_{IH}$ | Х | | Χ | Χ | | Power-Down Entry <sup>(8)</sup> | PDEN | V <sub>IH</sub> | V <sub>IL</sub> | $V_{IH}$ | X | Х | Х | X | | Χ | X | | Tower Bown Entry | 1 DEN | VIH. | ۷IL | $V_{IL}$ | $V_{IH}$ | $V_{IH}$ | $V_{IH}$ | Λ | X | | Λ | | Power-Down Exit | PDEX | VII | V <sub>IH</sub> | $V_{IH}$ | Χ | Х | Х | Х | | X | Х | | I OWGI-DOWII LAIL | PDEX | V IL | V IH | $V_{IL}$ | $V_{IH}$ | V <sub>IH</sub> | V <sub>IH</sub> | ^ | | Λ | ^ | | Deep Power-down Entry <sup>(8)</sup> | DPDEN | $V_{IH}$ | $V_{IL}$ | $V_{IL}$ | $V_{IH}$ | V <sub>IH</sub> | V <sub>IL</sub> | Х | | Χ | Х | | Deep Power-down Exit | DPDEX | $V_{IL}$ | $V_{IH}$ | Х | Χ | Х | Х | Х | | Χ | Χ | - 1. $X = Don't Care (V_{IL} or V_{IH}); V = Valid Address Input.$ - 2. Clock Enable KE must be stable at least for one clock cycle. - 3. MR and EMR data is the value to be written in the Mode Register and Extended Mode Register, respectively. - 4. If A10 is Low, $V_{\text{IL}}$ , when issuing the command, the row remains active at the end of the operation. - 5. If A10 is High, V<sub>IH</sub>, when issuing the command, an automatic precharge cycle is performed at the end of the operation and the row reverts to the Idle mode. - 6. If A10 is Low, V<sub>IL</sub>, when issuing the command, only the bank selected by BA0-BA1 is precharged (BA0-BA1 should be valid) - 7. If A10 is High, $V_{IH}$ , when issuing the command, all the banks are precharged and BA0-BA1 are Don't Care. - 8. All the banks must be idle before executing this command. Commands M65KG526AB Table 4. Minimum delay between two commands in concurrent Auto Precharge Mode | From command | To command | Minimum delay between the 2 commands in concurrent Auto Precharge mode <sup>(1)</sup> | Unit | |--------------|-----------------|---------------------------------------------------------------------------------------|-----------------| | | READ or READA | BL/2 | t <sub>CK</sub> | | READA | WRITE or WRITEA | CAS Latency (rounded up) + BL/2 | t <sub>CK</sub> | | | PRE or ACT | 1 | t <sub>CK</sub> | | | READ or READA | 1 + BL/2 + t <sub>WTR</sub> | t <sub>CK</sub> | | WRITEA | WRITE or WRITEA | BL/2 | t <sub>CK</sub> | | | PRE or ACT | 1 | t <sub>CK</sub> | <sup>1.</sup> BL = Burst Length. Table 5. Burst Type Definition | Start | Burst length = 2<br>words | | 2 Burst length = 4 words Burst length = 8 words | | | • | | h = 8 words | Burst length | = 16 words | |-------|---------------------------|------------------|-------------------------------------------------|------------------|-----------------|-----------------|--------------|-------------|--------------|------------| | A3) | Sequen-<br>tial | Inter-<br>leaved | Sequen-<br>tial | Inter-<br>leaved | Sequential | Interleaved | Sequential | Interleaved | | | | 00h | 0-1 | 0-1 | 0-1-2-3 | 0-1-2-3 | 0-1-2-3-4-5-6-7 | 0-1-2-3-4-5-6-7 | 0-1-2D-E-F | 0-1-2D-E-F | | | | 01h | 1-0 | 1-0 | 1-2-3-0 | 1-0-3-2 | 1-2-3-4-5-6-7-0 | 1-0-3-2-5-4-7-6 | 1-2-3D-E-F-0 | 1-0-3C-F-E | | | | 02h | | | 2-3-0-1 | 2-3-0-1 | 2-3-4-5-6-7-0-1 | 2-3-0-1-6-7-4-5 | 2-3-4E-F-0-1 | 2-3-0F-C-D | | | | 03h | | | 3-0-1-2 | 3-2-1-0 | 3-4-5-6-7-0-1-2 | 3-2-1-0-7-6-5-4 | 3-4-5F-0-1-2 | 3-2-1E-D-C | | | | 04h | | | | | 4-5-6-7-0-1-2-3 | 4-5-6-7-0-1-2-3 | 4-5-60-1-2-3 | 4-5-69-A-B | | | | 05h | | | | | 5-6-7-0-1-2-3-4 | 5-4-7-6-1-0-3-2 | 5-6-71-2-3-4 | 5-4-78-B-A | | | | 06h | | | | | 6-7-0-1-2-3-4-5 | 6-7-4-5-2-3-0-1 | 6-7-82-3-4-5 | 6-7-4B-8-9 | | | | 07h | | | | | 7-0-1-2-3-4-5-6 | 7-6-5-4-3-2-1-0 | 7-8-93-4-5-6 | 7-6-5A-9-8 | | | | 08h | | | | | | | 8-9-A4-5-6-7 | 8-9-A5-6-7 | | | | 09h | | | | | | | 9-A-B5-6-7-8 | 9-8-A4-7-6 | | | | 0Ah | | | | | | | A-B-C6-7-8-9 | A-B-87-4-5 | | | | 0Bh | | | | | | | B-C-D7-8-9-A | B-A-96-5-4 | | | | 0Ch | | | | | | | C-D-E8-9-A-B | C-D-E1-2-3 | | | | 0Dh | | | | | | | D-E-F9-A-B-C | D-C-F0-3-2 | | | | 0Eh | | | | | | | E-F-0A-B-C-D | E-F-C3-0-1 | | | | 0Fh | | | | | | | F-0-1B-C-D-E | F-E-D2-1-0 | | | M65KG526AB Commands Figure 3. Simplified command state diagram Operating modes M65KG526AB ## 4 Operating modes There are 7 operating modes that control the memory. Each of these is composed by a sequence of commands (see *Table 6: Operating modes* for a summary). #### 4.1 Power-Up The DDR LPSDRAM has to be powered up and initialized in a well determined manner: - After applying power to V<sub>DD</sub> and V<sub>DDQ</sub> an initial pause of at least 200µs is required before the signals can be toggled. - The Precharge command must then be issued to all banks. Until the command is issued KE and UDQM/LDQM must be held High to make sure that DQ0-DQ15 remain high impedance. - t<sub>RP</sub> after precharging all the banks, the Mode Register and the Extended Mode Register must be set by issuing a Mode Register Set command and an Extended Mode Register Set command, respectively. A minimum pause of t<sub>MRD</sub> must be respected after each register set command. - 4. After the two registers are configured, two or more auto Refresh cycles must be executed before the device is ready for normal operation. The third and fourth steps can be swapped. Refer to Figure 26 for a detailed description of the Power-Up ac waveforms. #### 4.2 Burst Read The M65KG512AB is switched in Burst Read mode by issuing a Bank (Row) Activate command to set the bank and row addresses to be read from, followed by a Read command (see Section 3.3: Bank(Row) Activate command (ACT) and Section 3.4: Read command (READ) for details). Burst Read can be accompanied by an Auto Precharge cycle depending on the state of the A10 Address Input. If A10 is High (set to '1') when the Burst Read command is issued, the Burst Read operation will be followed by an Auto Precharge cycle. If A10 is Low (set to '0'), the row will remain active for subsequent accesses. Burst Read operations are performed at word level only. Different Burst Types (sequential or interleaved), Burst Lengths (2, 4, 8, and 16 words) can be programmed using the Mode Register bits. Only a CAS Latency of 3 clock cycles is available. Refer to Section 5.1, and to Section 3.1: Mode Register Set command (MRS), for details on the Mode Register bits and how to program them. The Burst Read starts $2t_{\text{CK}} + t_{\text{AC}}$ after the Clock K rising edge where the Read command is latched, where $t_{\text{CK}}$ is the Clock period and $t_{\text{AC}}$ is the access time from K or $\overline{\text{K}}$ . Data Strobe, UDQS/LDQS, are output simultaneously with data. $t_{\text{RPRE}}$ prior to the first rising edge of the data strobe, the UDQS/LDQS signals go from High-Z to Low state. This Low pulse is referred to as the Read Preamble. The burst data are then output synchronized with the rising and falling edge of the data strobe. UDQS/LDQS become High-Z on the next clock cycle after the Burst Read is completed. $t_{\text{RPST}}$ from the last falling edge of the data strobe, the DQS pins become High-Z. This low period of DQS is referred as Read Postamble. M65KG526AB Operating modes See *Table 5*, *Table 16*, *Table 17*, *Figure 12* and *Figure 14*, for a detailed description of Burst Read operation and characteristics. Burst Read can be terminated by issuing a Burst Read Terminate command (see Section 3.6: Burst Read Terminate command (BST) and Section Figure 15.: Burst Terminate during Read operation). The interval between Burst Read to Burst Read and Burst Read to Burst Write commands are described in *Figure 10*, *Figure 11* and *Figure 23*. #### 4.3 Burst Write The M65KG512AB is switched in Burst Write mode by issuing a Bank (Row) Activate command to set the bank and row addresses to be written to, followed by a Write command (see Section 3.3: Bank(Row) Activate command (ACT) and Section 3.7: Write command (WRIT) for details). Burst Write can be accompanied by an Auto Precharge cycle depending on the state of the A10 Address Input. If A10 is High (set to '1') when the Write command is issued, the Write operation will be followed by an Auto Precharge cycle. If A10 is Low (set to '0'), Auto Precharge is not selected and the row will remain active for subsequent accesses. Burst Write operations can be performed either at byte or at word level. The $\overline{\text{CAS}}$ Latency for Burst Write operations is fixed to 1 clock cycle. UDQS/LDQS input act as the strobe for the input data and UDQM/LDQM select the byte to be written. UDQS/LDQS must be Low $t_{WPRE}$ prior to their first rising edge; and can be changed to High-Z $t_{WPST}$ after their last falling edge. These two periods of time are referred to as Write Preamble and Write Postamble, respectively. See *Table 16*, *Table 17*, *Figure 18*, *Figure 20*, and *Figure 21*, and for a detailed description of Burst Write ac waveforms and characteristics. The interval between Burst Write to Burst Write commands are described in *Figure 16*, *Figure 17*, *Figure 24* and *Figure 25*. #### 4.4 Self Refresh In the Self Refresh mode, the data contained in the DDR LPSDRAM memory array is retained and refreshed. The size of the memory array to be refreshed is programmed in the Extended Mode Register. Only the data contained in the part of the array selected for Self Refresh will be retained and refreshed. In this respect, this is a power saving feature. The Self Refresh mode is entered and exited by issuing a Self Refresh Entry and Self Refresh Exit command, respectively (see *Section 3: Commands*). When in this mode, the device is not clocked any more. When the Automatic Temperature Compensated Self Refresh mode (ATCSR) is enabled, the internal refresh is adjusted according to die temperature in order to reduce power consumption. Operating modes M65KG526AB #### 4.5 Auto Refresh This command performs the auto refresh of the memory array. The bank and the row addresses to be refreshed are internally determined by the internal refresh controller. Issuing an Auto Refresh command, caused the device to execute an auto refresh (see Section 3: Commands). #### 4.6 Power-Down In Power-Down mode, the current is reduced to the active standby current (I<sub>DD3P</sub>). The Power-Down mode is initiated by issuing a Power-Down Entry command. $t_{PDEN}$ (1 clock cycle) after the cycle when this command was issued, the DDR LPSDRAM enters into Power-Down mode. In Power-Down mode, power consumption is reduced by deactivating the input initial circuit. There is no internal refresh when the device is in the Power-Down mode. The device can exit from Power-Down t<sub>PDEX</sub> (1 cycle minimum) after issuing a Power-Down Exit command. See Section 3: Commands for details on the Power-Down Entry and Exit commands. #### 4.7 Deep Power-Down In Deep Power-Down mode, the power consumption is reduced to the standby current $(I_{DD7})$ . Before putting the device in the Deep Power-Down mode all the banks must be Idle or have been precharged. The Deep Power-Down mode is entered and exited by issuing a Deep Power-Down Entry and a Deep Power-Down Exit command. See Section 3: Commands for details on the Power-Down Entry and Exit commands. Table 6. Operating modes (1) | Operating mode | KEn-1 | KEn | Ш | RAS | CAS | w | A10 | A10,<br>A11 | A0-A9 | BA0-BA1 | |-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|--------------------------------|-------------|-------------------------|----------------| | Burst Read | V <sub>IH</sub> | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> <sup>(2)</sup> | Х | Start Column<br>Address | Bank<br>Select | | Burst Write | V <sub>IH</sub> | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IL</sub> <sup>(2)</sup> | Х | Start Column<br>Address | Bank<br>Select | | Self Refresh | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | X | | | Х | | Auto Refresh | $V_{IH}$ | $V_{IH}$ | $V_{IL}$ | $V_{IL}$ | $V_{IL}$ | $V_{IH}$ | X | | | Х | | Power-Down | V | ٧ | $V_{IL}$ | $V_{IH}$ | $V_{IH}$ | $V_{IH}$ | | | , | Х | | Fower-Down | $V_{IH}$ | $V_{IL}$ | V <sub>IH</sub> | Х | Х | Х | - X X | | ^ | | | Deep Power-Down | $V_{IH}$ | $V_{IL}$ | $V_{IL}$ | $V_{IH}$ | $V_{IH}$ | V <sub>IL</sub> | X | | | Х | <sup>1.</sup> $X = Don't Care V_{IL} or V_{IH}$ . <sup>2.</sup> If A10 = V<sub>IL</sub> the Burst Read or Write operation is not followed by an Auto Precharge cycle. If A10 = V<sub>IH</sub>, the Burst Read or Write operation is followed by an Auto Precharge cycle to the bank selected by BA0-BA1. ## 5 Registers description The DDR Mobile RAM has the two mode registers, the Mode Register and the Extended Mode register. #### 5.1 Mode Register description The Mode Register is used to select the $\overline{\text{CAS}}$ Latency, Burst Type, and Burst Length of the device: - The CAS Latency defines the number of clock cycles after which the first data will be output during a Burst Read operation. - The Burst Type specifies the order in which the burst data will be addressed. This order is programmable either to sequential or interleaved (see Table 5: Burst Type Definition). - The Burst Length is the number of words that will be output or input during a Burst Read or Write operation. It can be configured as 2, 4, 8, or 16 words. The Mode Register must be programmed at the end of the Power-Up sequence prior to issuing any command. It is loaded by issuing a *Section 3.1: Mode Register Set command (MRS)*, with BA0-BA1 are set to '00' to select the Mode Register. Table 7: Mode Register definition shows the available Mode Register configurations. Table 7. Mode Register definition | Address<br>bits | Mode<br>Register bit | Register<br>description | Value | Description | |-----------------|----------------------|-------------------------|-------------------------------|----------------| | A12-A7 | - | - | 000000 | | | A6-A4 | MR6-MR4 | CAS Latency Bits | 011 | 3 Clock Cycles | | A0-A4 | IVIKO-IVIK4 | (Read Operations) | Other configurations reserved | | | A 2 | MR3 | Duret Time Dit | 0 | Sequential | | A3 | IVIKS | Burst Type Bit | 1 | Interleaved | | | | Burst Length Bit | 001 | 2 words | | | | | 010 | 4 words | | A2-A0 | MR2-MR0 | | 011 | 8 words | | | | | 100 | 16 words | | | | | Other configura | tions reserved | | BA1-BA0 | - | - | 00 | | ## 5.2 Extended Mode Register description The Extended Mode Register is used to program the low-power Self Refresh operation of the device: - Partial Array Self Refresh - Driver Strength - Automatic Temperature Compensated Self Refresh. It is loaded by issuing a Section 3.2: Extended Mode Register Set command (EMRS) with BA0-BA1 set to '01' to select the Extended Mode Register. *Table 8: Extended Mode Register definition* shows the available Extended Mode Register configurations. Table 8. Extended Mode Register definition | Address<br>bits | Mode<br>Register bit | Description | Value | Description | |-----------------|----------------------|----------------------------------|----------|---------------------------| | A12-A10 | - | - | 000 | | | | | Automatic Temperature | 0 | Enabled | | A9 | EMR9 | Compensated Self Refresh<br>Bits | 1 | Reserved | | A8-A7 | - | - | 00 | | | | | | 00 | Full Strength | | A6-A5 | EMR6-EMR5 | Driver Strongth Pite | 01 | 1/2 Strength | | A6-A5 | | Driver Strength Bits | 10 | 1/4 Strength | | | | | 11 | 1/8 Strength | | A4-A3 | - | - | 00 | | | | | | 000 | All Banks | | A2-A0 | EMR2-EMR0 | Partial Array Self Refresh | 001 | Bank A and Bank B (BA1=0) | | A2-A0 | EIVIRZ-EIVIRU | Bits | 010 | Bank A (BA0 and BA1 =0) | | | | | Other co | onfigurations reserved | | BA1-BA0 | - | - | 10 | | M65KG526AB Maximum rating ## 6 Maximum rating Stressing the device above the ratings listed in *Table 9: Absolute maximum ratings*, may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the STMicroelectronics SURE Program and other relevant quality documents. Table 9. Absolute maximum ratings | Symbol | Parameter | | Va | lue | Unit | |----------------------|------------------------------|-------------------------------------------|------|-----|------| | Symbol | Faiaillelei | | Min | Max | John | | т. | Junction Temperature | Temperature range option 8 <sup>(1)</sup> | -30 | 85 | °C | | TJ | Junction Temperature | Temperature range option 9 <sup>(1)</sup> | -30 | 105 | °C | | T <sub>STG</sub> | Storage Temperature | | -55 | 125 | °C | | V <sub>IO</sub> | Input or Output Voltage | | -0.5 | 2.3 | V | | $V_{DD}$ , $V_{DDQ}$ | Supply Voltage | | -0.5 | 2.3 | V | | Ios | Short Circuit Output Current | | 50 | | mA | | PD | Power Dissipation | | 1 | .0 | W | <sup>1.</sup> See Table 18: Ordering Information Scheme. ## 7 DC and ac parameters This section summarizes the operating and measurement conditions, and the dc and ac characteristics of the device. The parameters in the dc and ac characteristics Tables that follow, are derived from tests performed under the Measurement Conditions summarized in *Table 10: Operating and ac measurement conditions*. Designers should check that the operating conditions in their circuit match the measurement conditions when relying on the quoted parameters. Table 10. Operating and ac measurement conditions<sup>(1)</sup> | Symbol | Parameter | Me | AB | Units | | |--------------------------------------|----------------------------------------------------------------|-----------------------------------------------|---------------------|-------|------| | Symbol | rarameter | Min | Тур | Max | | | $V_{DD}$ | Supply voltage | 1.7 | 1.8 | 1.9 | V | | V <sub>DDQ</sub> <sup>(2)</sup> | Input/Output supply voltage | 1.7 | 1.8 | 1.9 | V | | C <sub>L</sub> | Load capacitance | | - | pF | | | V <sub>IL</sub> | Input pulses voltages | | V | | | | V <sub>IH</sub> | Input pulses voltages | | 1.6 | | V | | V <sub>REF</sub> <sup>(3)</sup> | Input and output timing ref. voltages | | V <sub>DDQ</sub> /2 | | V | | V <sub>ID</sub> | Input differential voltage (K and $\overline{K}$ ) | 1.4 | | | V | | V <sub>IX</sub> | Input differential cross point voltage (K and $\overline{K}$ ) | $V_{\rm DDQ}/2$ with $V_{\rm DD}=V_{\rm DDQ}$ | | | V | | $t\tau$ or $\Delta V_I/\Delta$ $t_R$ | Input signal slew rate | | 1 | | V/ns | - 1. All voltages are referenced to $V_{SS}$ . - 2. $V_{DDQ}$ must be equal to $V_{DD}$ . - Generated internally. Figure 4. AC measurement I/O waveform Figure 5. AC measurement load circuit Table 11. Capacitance | Symbol | Parameter | Cianal | M65KG | Unit | | | |-----------------------------------|-------------------------|-----------------------------------|-------|------|-------|--| | Symbol | Parameter | Signal | Min | Max | Jilli | | | C <sub>I1</sub> <sup>(1)</sup> | Input capacitance | K, $\overline{K}$ | 2.0 | 4.5 | pF | | | C <sub>I2</sub> <sup>(1)</sup> | при сараспансе | All other input pins | 2.0 | 4.5 | pF | | | C <sub>IO</sub> <sup>(1)(2)</sup> | Data I/O capacitance | DQ0-DQ15, UDQS/LDQS,<br>LDQM/UDQM | 3.5 | 6.0 | pF | | | C <sub>DI1</sub> <sup>(1)</sup> | Delta Input capacitance | K, K | | 0.25 | pF | | | C <sub>DI2</sub> <sup>(1)</sup> | трена пірин сараснансе | All other input pins | | 0.5 | pF | | <sup>1.</sup> $T_J = 25$ °C; $V_{DD}$ and $V_{DDQ} = 1.7$ to 1.9 V; f = 100 MHz; $V_{OUT} = V_{DDQ}/2$ ; $\Delta V_{OUT} = 0.2$ V. Table 12. DC Characteristics 1 | Cumbal | Dozometez | Test Condition <sup>(1)</sup> | N | //65KG512 | AB | l loit | |--------------------------------|---------------------------------------------------------------------------------|---------------------------------------------------|---------------------|---------------------|-----------------------|--------| | Symbol | Parameter | rest Condition , | Min | | Max | Unit | | ILI | Input leakage current | $0V \le V_{IN} \le V_{DDQ}$ | -2.0 | | 2.0 | μA | | I <sub>LO</sub> | Output leakage current | $0V \le V_{OUT} \le V_{DDQ}$ , DQ0-DQ15 disabled. | -1.5 | | 1.5 | μΑ | | V <sub>IH</sub> <sup>(2)</sup> | Input High voltage | V <sub>IN</sub> = 0 V | 0.8V <sub>DDQ</sub> | | V <sub>DDQ</sub> +0.3 | V | | V <sub>IL</sub> (3) | Input Low voltage | V <sub>IN</sub> = 0 V | -0.3 | | 0.2V <sub>DDQ</sub> | V | | V <sub>OL</sub> | Output Low voltage | I <sub>OUT</sub> = 100 μA | | | 0.1V <sub>DDQ</sub> | V | | V <sub>OH</sub> | Output High voltage | I <sub>OUT</sub> = -100 μA | 0.9V <sub>DDQ</sub> | | | V | | V <sub>IN</sub> | Input voltage level for K and $\overline{K}$ inputs | | -0.3 | | V <sub>DDQ</sub> +0.3 | | | V <sub>IX</sub> | Input differential cross point voltage for K and $\overline{\mathbf{K}}$ inputs | | 0.4V <sub>DDQ</sub> | 0.5V <sub>DDQ</sub> | 0.6V <sub>DDQ</sub> | V | | V <sub>ID</sub> | Input differential voltage for K and $\overline{K}$ inputs | | 0.4V <sub>DDQ</sub> | | V <sub>DDQ</sub> +0.6 | V | <sup>1.</sup> $V_{DD}$ and $V_{DDQ}$ = 1.7 to 1.9 V; $V_{SS}$ and $V_{SSQ}$ = 0 V. <sup>2.</sup> Data Output are disabled. <sup>2.</sup> $V_{IH}$ maximum value = 2.3 V (pulse width $\leq$ 5 ns). <sup>3.</sup> $V_{IL}$ minimum value = -0.5 V (pulse width $\leq$ 5 ns). Table 13. DC characteristics 2<sup>(1)</sup> | | | | | M65K0 | 9512AB | | |---------------------------------|--------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-------------|--------------|------| | Symbol | Parameter | Test Condition | | −30 to 85°C | −85 to 105°C | Unit | | | | | | N | lax | | | I <sub>DD1</sub> <sup>(2)</sup> | Operating current | Burst length = 2, one bank active | 133 MHz | 70 | 75 | mA | | 1טטי | Operating current | $t_{RC} \ge t_{RC}(min), I_{OL} = 0 mA$ | 166 MHz | 80 | | mA | | I <sub>DD2P</sub> | Precharge Standby | $KE \le V_{IL}(max), t_{CK} = t_{CK(min)}$ | | 0.8 | 1.4 | | | I <sub>DD2PS</sub> | current in Power-Down<br>mode | $KE \le V_{IL}(max), t_{CK} = \infty$ | | | 1.2 | mA | | | | $KE \ge V_{IH}$ (min), $\overline{E} \ge V_{IH}$ (min), | 133 MHz | 4.0 | 4.6 | | | I <sub>DD2N</sub> | Precharge Standby current in non Power- | t <sub>CK</sub> = t <sub>CK(min)</sub> , Input signals changed once in 2 clock cycles. | 166 MHz | 5.0 | 6.0 | mA | | I <sub>DD2NS</sub> | Down mode | $KE \ge V_{IH}$ (min), $t_{CK} = \infty$ , Input sign stable | 2.0 | 2.6 | | | | | | KE < )/ (mov) + _ + | 133 MHz | 3.0 | 3.1 | | | I <sub>DD3P</sub> | Active Standby current in Power-Down mode | $KE \le V_{IL}(max), t_{CK} = t_{CK(min)}$ | 166 MHz | 3.0 | 4.0 | mA | | I <sub>DD3PS</sub> | | $KE \le V_{IL}(max), t_{CK} = \infty$ | | 1.2 | 1.8 | | | I <sub>DD3N</sub> | Active Standby current in non Power-Down | $\label{eq:KE} \begin{split} \text{KE} &\geq V_{IH} \text{ (min), } \overline{E} \geq V_{IH} \text{ (min), } t_{CK} \\ \text{Input signals are changed once in cycles.} \end{split}$ | | 1 | 0.0 | mA | | I <sub>DD3NS</sub> | mode | $KE \ge V_{IH}$ (min), $t_{CK} = \infty$ , Input sign stable | als are | 7 | <b>7.</b> 0 | | | (0) | | $t_{CK} \ge t_{CK}$ (min), $I_{OL} = 0$ mA | 133 MHz | 90.0 | 140 | mA | | I <sub>DD4</sub> <sup>(2)</sup> | Burst Mode current | All banks active,<br>Burst Length = 4 | 166 MHz | 1 | 80 | mA | | I <sub>DD5</sub> <sup>(3)</sup> | Auto Refresh current | $t_{RRC} \ge t_{RRC}$ (min) | | 9 | mA | | | I <sub>DD6</sub> | Self Refresh current | KE ≤ 0.2 V | | See 7 | μΑ | | | I <sub>DD7</sub> | Standby current in Deep<br>Power-down mode | KE ≤ 0.2 V (see Section 4.7: Deep Down) | Power- | 10 | | μA | <sup>1.</sup> $V_{DD}$ and $V_{DDQ}$ = 1.7 to 1.9V, $V_{SS}$ = $V_{SSQ}$ = 0V. <sup>2.</sup> $I_{DD1}$ and $I_{DD4}$ depend on output loading and cycle rates. Specified values are measured with the output open. <sup>3.</sup> Addresses change only once during $t_{\mbox{\footnotesize CK}}$ . Table 14. Self Refresh current (I<sub>DD6</sub>) in normal operating mode | Temperature<br>in °C | | | Memory | array <sup>(1)</sup> | | | | |------------------------|-----------|-----|---------|----------------------|---------|-----|------| | | All banks | | 2 banks | | 1 banks | | Unit | | | Тур | Max | Тур | Max | Тур | Max | | | $85 \leq T_J \leq 105$ | 2.2 | | 1.2 | | 0.8 | | | | $70 \le T_J \le 85$ | | 800 | | 650 | | 490 | | | $40 \le T_J \le 70$ | | 550 | | 380 | | 290 | μA | | $-30 \le T_J \le 40$ | | 300 | | 240 | | 210 | | <sup>1.</sup> $V_{DD}$ and $V_{DDQ}$ = 1.7 to 1.9 V, $V_{SS}$ = $V_{SSQ}$ = 0V; KE $\leq$ 0.2 V. Table 15. AC characteristics<sup>(1)</sup> - $T_J = -30$ to 85 °C | Comple et | A 14 | Davamatar | M65KG | 512AB | 1.1 ** | |---------------------------------|-------------------|----------------------------------------------------------------------------|-----------------------------------|--------|--------| | Symbol | Alt | Parameter | Min | Max | Unit | | t <sub>AC</sub> | (2) | Data Output access time from K and $\overline{K}$ | 2.0 | 6.0 | ns | | t <sub>AS</sub> <sup>(3)</sup> | t <sub>IS</sub> | Address and Control Input setup time | 1.3 | | ns | | t <sub>AH</sub> <sup>(3)</sup> | t <sub>IH</sub> | Address Control Input hold time | 1.3 | | ns | | t <sub>C</sub> | K | Clock Cycle Time | 7.5 | | ns | | t <sub>D</sub> | AL. | Autoprecharge write recovery and precharge time | t <sub>WR</sub> +t <sub>RP</sub> | | ns | | t <sub>DQS0</sub> | ск <sup>(2)</sup> | UDQS/LDQS access time from K and K | 2.0 | 6.0 | ns | | t <sub>DIF</sub> | | Data Output and LDQM/UDQM inputs pulse width | 1.75 | | ns | | t <sub>DQSI</sub> | HZ <sup>(4)</sup> | UDQS/LDQS High-Z Time from K and K | 1.5 | 6.0 | ns | | t <sub>DQSI</sub> | LZ <sup>(6)</sup> | UDQS/LDQS Low-Z time from K and K | 1.5 | 6.0 | ns | | t <sub>DQS</sub> | (3) | UDQS/LDQS to Data Output skew | | 0.65 | ns | | t <sub>DS</sub> | | Data Input and UDQM/LDQM setup time | 0.8 | | ns | | t <sub>DH</sub> | (3) | Data Input and UDQM/LDQM hold time | 0.8 | | ns | | t <sub>IP</sub> | W | Addresses and control pulse width | 3 | | ns | | t <sub>OHZ</sub> <sup>(4)</sup> | t <sub>HZ</sub> | Data Output High-Z time from K and K | 1.0 | 6.0 | ns | | t <sub>OLZ</sub> <sup>(5)</sup> | $t_{LZ}$ | Data Output Low-Z time from K and K | 1.0 | 6.0 | ns | | t <sub>Q</sub> | Н | Data and LDQS/UDQS Output hold time from DQS | t <sub>HP</sub> -t <sub>QHS</sub> | | ns | | t <sub>Q</sub> | HS | Data hold skew factor | | 0.75 | ns | | t <sub>R</sub> | AS | RAS Active Time (Bank (Row) Activate to Bank Precharge) | 45 | 120000 | ns | | t <sub>R</sub> | С | RAS Cycle Time (Bank (Row) Activate to Bank Activate in Auto Refresh mode) | 75 | | ns | | t <sub>RF</sub> | =C | RAS Cycle Time (Auto Refresh to Bank Active in Auto Refresh mode) | 108 | | ns | | t <sub>RC</sub> | CD | Delay Time, from RAS Active to CAS active | 30 | | ns | | t <sub>RF</sub> | RD | Delay Time, from RAS Active to RAS Bank active | 15 | | ns | Table 15. AC characteristics<sup>(1)</sup> - $T_{.1} = -30$ to 85 °C (continued) | Symbol Alt | Λ 14 | Parameter | M65KG | Unit | | |------------------------------------|-------------------|-------------------------------|-------|------|----| | Syllibol | Ait | Min Max | Onit | | | | t <sub>RP</sub> RAS Precharge time | | RAS Precharge time | 22.5 | | ns | | t <sub>REF</sub> Average Periodic | | Average Periodic Refresh time | | 7.8 | μs | | t <sub>SRE</sub> | t <sub>SREX</sub> | Self Refresh Exit Time | 165 | | ns | | | | Write Preamble setup time | 0 | | ns | The above timings are measured according to the test conditions shown in Table 10: Operating and ac measurement conditions with driver strength set to "Full Strength" (EMR5 to EMR6 = '00'). Table 16. AC characteristics<sup>(1)</sup> - $T_J = -30$ to 105 °C | | | | | M65KG | 512AB | | | |---------------------------------|------------------|---------------------------------------------------------|-----------------------------------|--------|-----------------------------------|--------|------| | Symbol | Alt | Parameter | 133N | lHz | 166 | ИHz | Unit | | | | | Min | Max | Min | Max | | | t <sub>AC</sub> (2 | 2) | Data Output access time from K and $\overline{K}$ | 1.5 | 6.0 | 2.0 | 5.0 | ns | | t <sub>AS</sub> <sup>(3)</sup> | t <sub>IS</sub> | Address and Control Input setup time | 1.4 | | 1.4 | | ns | | t <sub>AH</sub> <sup>(3)</sup> | t <sub>IH</sub> | Address Control Input hold time | 1.4 | | 1.4 | | ns | | t <sub>CK</sub> | | Clock Cycle Time | 7.5 | | 6.0 | | ns | | t <sub>DQSCI</sub> | κ <sup>(2)</sup> | UDQS/LDQS access time from K and K | 1.5 | 6.0 | 2.0 | 5.0 | ns | | t <sub>DIP\</sub> | | Data Output and LDQM/UDQM inputs pulse width | 1.8 | | 1.75 | | ns | | t <sub>DQSHZ</sub> (4) | | UDQS/LDQS High-Z Time from K and K | 1.5 | 6.0 | 1.5 | 4.5 | ns | | t <sub>DQSL2</sub> | | UDQS/LDQS Low-Z time from K and K | 1.5 | 6.0 | 1.5 | 4.5 | ns | | t <sub>DQSQ</sub> | | UDQS/LDQS to Data Output skew | | 0.65 | | 0.5 | ns | | t <sub>DS</sub> (3 | 3) | Data Input and UDQM/LDQM setup time | 0.9 | | 0.9 | | ns | | t <sub>DH</sub> (S | | Data Input and UDQM/LDQM hold time | 0.9 | | 0.9 | | ns | | t <sub>DAL</sub> | _ | Data Input Valid to Precharge command | 2t <sub>CK</sub> +22.5 | | t <sub>WR</sub> +t <sub>RP</sub> | | ns | | t <sub>IPN</sub> | I | Addresses and control pulse width | 2.8 | | 2.7 | | ns | | t <sub>OHZ</sub> <sup>(4)</sup> | t <sub>HZ</sub> | Data Output High-Z from K and K | 1.5 | 6.0 | 1.0 | 5.5 | ns | | t <sub>OLZ</sub> <sup>(5)</sup> | t <sub>LZ</sub> | Data Output Low-Z from K and K | 1.5 | 6.0 | 1.0 | 5.5 | ns | | t <sub>QH</sub> | 1 | Data and LDQS/UDQS Output hold time from DQS | t <sub>HP</sub> -t <sub>QHS</sub> | | t <sub>HP</sub> -t <sub>QHS</sub> | | ns | | t <sub>QH</sub> | 3 | Data hold skew factor | | 0.75 | | 0.65 | ns | | t <sub>RAS</sub> | 6 | RAS Active Time (Bank (Row) Activate to Bank Precharge) | 60 | 120000 | 54 | 120000 | ns | <sup>2.</sup> These timings define the signal transition delays from K or $\overline{K}$ cross point, that is when K or $\overline{K}$ signal crosses $V_{REF}$ . The timing reference level is V<sub>REF</sub>. t<sub>OHZ</sub> and t<sub>DQSHZ</sub> define the transition time from Low-Z to High-Z of DQ0-DQ15 and UDQS/LDQS, at the end of a Burst Read operation, respectively. They specify when data outputs stop being driven. t<sub>OLZ</sub> and t<sub>DQSLZ</sub> define the transition time from High-Z to Low-Z of DQ0-DQ15 and UDQS/LDQS, at the end of a Burst Read operation. They specify when data outputs begin to be driven. Table 16. AC characteristics<sup>(1)</sup> - $T_J = -30$ to 105 °C (continued) | | | | | | M65KG | 512AB | | | | |------------------|-------------------|-------------------------------------------------------------------------------|----------------------------------|------|--------|-------|------|----|--| | Symbol | Alt | Parameter | 133 | ИHz | 166MHz | | Unit | | | | | | | | Min | Max | Min | Max | | | | t <sub>RC</sub> | | RAS Cycle Time (Bank (Row) Activate to Bank<br>Activate in Auto Refresh mode) | | 90 | | 84 | | ns | | | t <sub>RFC</sub> | | RAS Cycle Time (Auto Refresh to Bank Active in Auto Refresh mode) | | 150 | | 150 | | ns | | | t <sub>RCI</sub> | ) | Delay Time, from RAS Active to CAS active | | 37.5 | | 36 | | ns | | | t <sub>RRI</sub> | ) | Delay Time, from RAS Active to RAS | Bank active | 15 | | 18 | | ns | | | t <sub>RP</sub> | | RAS Precharge time | | 22.5 | | 24 | | ns | | | | | Average Periodic Petrock time | $T_{J} = -30$ to 85 °C | | 7.8 | | 7.8 | μs | | | t <sub>REI</sub> | = | Average Periodic Refresh time | T <sub>J</sub> = 85<br>to 105 °C | | 1.95 | | 1.95 | μs | | | t <sub>SRE</sub> | t <sub>SREX</sub> | Self Refresh Exit Time | | 165 | | 165 | | ns | | | t <sub>WPR</sub> | ES | Write Preamble setup time | | 0 | | 0 | | ns | | <sup>1.</sup> The above timings are measured according to the test conditions shown in *Table 10: Operating and ac measurement conditions* with driver strength set to "Full Strength" (EMR5 to EMR6 = '00'). Table 17. AC characteristics measured in clock period | | | | | M65K | G512AB | | | |-----------------------|-----------------|-------------------------------------------------------------|--------|------|--------|------|-----------------| | Symbol | Alt | Parameter | 133MHz | | 166MHz | | Unit | | | | | Min | Max | Min | Max | | | t <sub>BSTW</sub> (1 | ) | Burst Read Terminate Command to Write<br>Command Delay Time | 3 | | 3 | | t <sub>CK</sub> | | t <sub>BSTZ</sub> (1) | ) | Burst Read Terminate Command to Data Output Hi-Z | 3 | | 3 | | t <sub>CK</sub> | | t <sub>CHW</sub> | 4 | Clock High Pulse Width | 0.45 | 0.55 | 0.45 | 0.55 | t <sub>CK</sub> | | t <sub>CLW</sub> | t <sub>HP</sub> | Clock Low Pulse Width | 0.45 | 0.55 | 0.45 | 0.55 | t <sub>CK</sub> | | t <sub>CKE</sub> | | Clock Enable pulse width | 2 | | 2 | | t <sub>CK</sub> | | t <sub>DMD</sub> | | UDQM/LDQM to Data Input Latency | 0 | | 0 | | t <sub>CK</sub> | | t <sub>DSC</sub> | | LDQS/UDQS cycle time | 0.9 | 1.1 | 0.9 | 1.1 | t <sub>CK</sub> | | t <sub>DQSS</sub> | | Write Command to First UDQS/LDQS latching transition | 0.75 | 1.25 | 0.75 | 1.25 | t <sub>CK</sub> | <sup>2.</sup> These timings define the signal transition delays from K or $\overline{K}$ cross point, that is when K or $\overline{K}$ signal crosses $V_{REF}$ . <sup>3.</sup> The timing reference level is V<sub>REF</sub>. t<sub>OHZ</sub> and t<sub>DQSHZ</sub> define the transition time from Low-Z to High-Z of DQ0-DQ15 and UDQS/LDQS, at the end of a Burst Read operation, respectively. They specify when data outputs stop being driven. <sup>5.</sup> $t_{OLZ}$ and $t_{DQSLZ}$ define the transition time from High-Z to Low-Z of DQ0-DQ15 and UDQS/LDQS, at the end of a Burst Read operation. They specify when data outputs begin to be driven. Table 17. AC characteristics measured in clock period (continued) | | | | | | M65K | G512AB | | | |--------------------------------------------------------------------------|------------------------------------|------------------------------------------------|------------------------------------------------|---------------|------|---------------------|-----------------|-----------------| | Symbol | Alt | Parameter | | 133M | Hz | 166N | ИHz | Unit | | | | | | Min | Max | Min | Max | | | t <sub>DSS</sub> <sup>(4)</sup> | ) | UDQS/LDQS Falling Edge to h | Setup Time | 0.2 | | 0.2 | | t <sub>CK</sub> | | t <sub>DSH</sub> <sup>(4)</sup> | ) | UDQS/LDQS Falling Edge Hol | d Time from K | 0.2 | | 0.2 | | t <sub>CK</sub> | | t <sub>DQSH</sub> | | UDQS/LDQS High Pulse Widtl | h | 0.35 | | 0.35 | | t <sub>CK</sub> | | t <sub>DQSL</sub> | | UDQS/LDQS Low Pulse Width | | 0.35 | | 0.35 | | t <sub>CK</sub> | | t <sub>DPE</sub> | t <sub>PDEN</sub> | Power-Down Entry Time | | 2 | | 2 | | t <sub>CK</sub> | | t <sub>DPX</sub> | t <sub>PDEX</sub> | Power-Down Exit Time | | 1 | | 1 | | t <sub>CK</sub> | | t <sub>MRD</sub> | | Mode Register Set Cycle Time | ) | 2 | | 2 | | t <sub>CK</sub> | | t <sub>PROZ</sub> <sup>(1)</sup> | t <sub>HZP</sub> | Precharge Command to Data | Output High-Z | 3 | | 3 | | t <sub>CK</sub> | | t <sub>RPD</sub> | | Delay Time from Read to Prec (same Bank) | , | | | BL/2 <sup>(2)</sup> | | t <sub>CK</sub> | | t <sub>RWD</sub> Delay Time from Read to Write Command (all data output) | | 3+BL/2<br>(2) | | 3+BL/2<br>(2) | | t <sub>CK</sub> | | | | t <sub>RPRE</sub> | | Read Preamble Time | | 0.9 | 1.1 | 0.9 | 1.1 | t <sub>CK</sub> | | t <sub>RPST</sub> | | Read Postamble Time | | 0.4 | 0.6 | 0.4 | 0.6 | t <sub>CK</sub> | | 4 | | Calf Dafragh Evit Time | $T_{J} = -30 \text{ to } 85 ^{\circ}\text{C}$ | 16 | | | | t <sub>CK</sub> | | t <sub>SRE</sub> | t <sub>SREX</sub> | Self Refresh Exit Time | $T_{J} = -30 \text{ to } 105 ^{\circ}\text{C}$ | 22 | | 27 | | t <sub>CK</sub> | | t <sub>WPD</sub> | • | Delay Time from Write to Prec (same Bank) | harge Command | 3+BL/2<br>(2) | | 3+BL/2<br>(3) | | t <sub>CK</sub> | | t <sub>WRD</sub> | | Delay Time from Write to Read (all data input) | d Command | 2+BL/2<br>(2) | | 2+BL/2<br>(2) | | t <sub>CK</sub> | | t <sub>WCD</sub> | | Write Command to Data Input | Latency | 1 | | 1 | | t <sub>CK</sub> | | | | Mrita Dagayary Time | $T_J = -30 \text{ to } 85 ^{\circ}\text{C}$ | 0 | | | | t <sub>CK</sub> | | <sup>τ</sup> WR | t <sub>WR</sub> Write Recovery Tim | | $T_{J} = -30 \text{ to } 105 ^{\circ}\text{C}$ | 2 | | 3 | | t <sub>CK</sub> | | 1 | | Internal Write to Read | $T_J = -30 \text{ to } 85 ^{\circ}\text{C}$ | 1 | | | | t <sub>CK</sub> | | t <sub>WTR</sub> | command Delay | $T_J = -30 \text{ to } 105 ^{\circ}\text{C}$ | 2 | | 2 | | t <sub>CK</sub> | | | t <sub>WPRE</sub> | | Write Preamble | | 0.25 | | 0.25 | | t <sub>CK</sub> | | t <sub>WPST</sub> (4 | 1) | Data Strobe Low Pulse Width | (Write Postamble) | 0.4 | 0.6 | 0.4 | 0.6 | t <sub>CK</sub> | <sup>1.</sup> CAS Latency equals 3 clock cycles. <sup>2.</sup> BL stands for Burst Length. <sup>3.</sup> BL stands for Burst Length. <sup>4.</sup> The transition for Low-Z to High-Z occur when the device outputs become floating. No specific reference voltage is given in this document. Figure 6. Definition of command and address inputs timings Figure 7. Definition of Read timings 1/2 Figure 8. Definition of Read timings 2/2 Figure 9. Consecutive Bank(Row) Activate command - The above figure shows consecutive Bank(Row) Activate commands issued to different banks. A $t_{RRD}$ delay must be respected between two consecutive Bank(Row) Activate commands (ACT) to different banks. If the destination row is already active, the bank must be precharged to close the row; the ACT command can then be issued $t_{RP}$ after the PRE - Consecutive ACT commands to the same bank must be issued at a t<sub>RC</sub> interval and separated by a Precharge command (PRE). Figure 10. Read followed by Read in same bank and row t5 Command READ NOP Row Column B Column A Address BA0-BA1 Read from Read from Column A Column B DQ0-DQ15 UDQS, LDQS Bank A Data Read from Data Read from Active Column A Column B Note: 1. Burst Length = 4 2. CAS Latency = 3 3. Bank = Bank A ai11205 - 1. The consecutive READ command must be issued after a minimum delay of t<sub>CK</sub> to interrupt the previous Read operation. - To issue the consecutive READ to a different row, precharge the bank (PRE) to interrupt the previous Read operation. $t_{RP}$ after the PRE command, issue the ACT command. The consecutive READ command can be issued $t_{RCD}$ after the ACT command. Figure 11. Read followed by Read in a different bank - If the consecutive Read operation targets an active row, the second READ command must be issued after a minimum delay of $t_{\text{CK}}$ to interrupt the previous Read operation. - If the consecutive Read operation targets an idle row, precharge the bank (PRE) without interrupting the previous Read operation. $t_{\text{RP}}$ after the PRE command, issue the ACT command. The consecutive READ command can be issued $t_{\text{RCD}}$ after the ACT command. tRP (min) tRCD tRPD Command READA NOP UDQS, LDQS tAÇ tDQSCK DQ0-DQ15 Start of Internal Auto Precharge cycle Note: Burst Length = 2 ai10586 Figure 12. Read with Auto Precharge Figure 13. Read followed by Auto Precharge ac waveforms 1. Burst Length = 4 words, $\overline{CAS}$ Latency = 3 clock cycles. Al11212b Figure 14. Read operation (Burst lengths = 2, 4 and 8, CAS latency = 3) Figure 16. Write followed by Write in same bank and row - 1. The consecutive WRIT command must be issued after a minimum delay of $t_{\mbox{\footnotesize{CK}}}$ to interrupt the previous Write operation. - To issue the consecutive WRITE to a different row, precharge the bank (PRE) to interrupt the previous Write operation. t<sub>RP</sub> after the PRE command, issue the ACT command. The consecutive WRIT command can be issued t<sub>RCD</sub> after the ACT command. Figure 17. Write followed by Write in a different bank - 1. If the consecutive Write operation targets an active row, the second WRIT command must be issued after a minimum delay of t<sub>CK</sub> to interrupt the previous Write operation. - If the consecutive Write operation targets an idle row, precharge the bank (PRE) without interrupting the previous Write operation. t<sub>RP</sub> after the PRE command, issue the ACT command. The consecutive WRIT command can be issued t<sub>RCD</sub> after the ACT command. Figure 18. Write operation with Auto Precharge Figure 19. Write with Auto Precharge ac Waveforms <sup>1.</sup> Burst Length = 4 words, $\overline{CAS}$ Latency = 1 clock cycle. Figure 20. Write operation (Burst lengths = 2, 4 and 8, CAS latency = 1) Figure 21. AC Write ac waveforms (data masking using LDQM/UDQM) 1. Burst Length = 4 words. Figure 22. Mode Register/Extended Mode Register Set commands ac waveforms To program the Extended Mode Register, BA0 and BA1 must be set to '0' and '1' respectively, and A0 to A11 to the Extended Mode Register Data. <sup>2.</sup> MR Data is the value to be written to the Mode Register. DC and ac parameters M65KG526AB Figure 23. Read followed by Write using the Burst Read Terminate command (BST) - If the Write operation is performed to the same bank and row than the Read operation, the Burst Read Terminate command (BST) must be issued to terminate the Read operation. The WRIT command can then be issued t<sub>BSTW</sub> (Št<sub>BSTW</sub>) after the BST command. - If the Write operation is performed to the same bank but to a different row, the bank must be precharged to interrupt the Read operation. t<sub>RP</sub> after the Precharge command, issue the ACT command. The WRIT command can then be issued t<sub>RCD</sub> after the ACT command. - 3. If the Write operation is performed to a different bank and to an active row, the sequence is identical to the one described in Note 1 - 4. If the Write operation is performed to a different bank and to an idle row, the bank must be precharged independently from the Read operation. t<sub>RP</sub> after the Precharge command, issue the ACT command. The WRIT command can then be issued t<sub>RCD</sub> after the ACT command. Figure 24. Write followed by Read (Write completed) - If the Read operation is performed to the same bank and row than the Write operation, the READ command should be performed t<sub>WRD</sub> after the WRIT command to complete the Write operation. - 2. If the Read operation is performed to the same bank but to a different row, the bank must be precharged $t_{WPD}$ after the Write operation. $t_{RP}$ after the Precharge command, issue the ACT command. The READ command can then be issued $t_{RCD}$ after the ACT command. - 3. If the Read operation is performed to a different bank and to an active row, the sequence is identical to the one described in - 4. If the Read operation is performed to a different bank and to an idle row, the bank must be precharged independently from the Write operation. t<sub>RP</sub> after the Precharge command, issue the ACT command. The WRIT command can then be issued t<sub>RCD</sub> after the ACT command. DC and ac parameters M65KG526AB Figure 25. Write followed by Read in the same Bank and Row (Write Interrupted) - UDQM/LDQM must be input 1 clock cycle prior to the READ command to prevent invalid data from being written. If the READ command is input on the next cycle after the WRIT command, UDQM/LDQM are not necessary. - 2. If the Read operation is issued to a different row in the same bank, or to an idle row in a different bank, a Precharge command (PRE) must be issued before the READ command. In this case, the Read operation does not interrupt the Write operation. - 3. If the Read operation is issued to a different bank, and to an active row, the sequence is identical to the one described in Note 1. Figure 26. Power-Up sequence 1. MR Data and EMR data are the values to be written to the Mode Register and the Extended Mode Register, respectively. 5// Figure 27. Auto Refresh command ac waveforms <sup>1.</sup> Burst Length = 4 words, $\overline{CAS}$ Latency = 3 clock cycles. \_ • tAH ΚE tCKE E RAS CAS W BA0 BA1 A10 Address LDQM/ UDQM UDQS/ LDQS DQ0-DQ15 Hi-Z (OUT) DQ0-DQ15 Hi-Z (IN) -tRP tSRE Self Refresh Entry Read to Bank A Precharge (optional) Self Refresh Exit Bank A Active ai11216c Figure 28. Self Refresh Entry and Exit commands ac waveforms 1. Burst Length = 4 words. Figure 29. Deep Power-Down Entry command ac waveforms BA0, BA1 and address bits A0 to A11 (except A10) are 'Don't Care'. Upper and Lower Data Input Mask signals, UDQM and LDQM are Low, V<sub>IL</sub>. Figure 30. Deep Power-Down Exit ac waveforms 1. MR Data and EMR data are the values to be written to the Mode Register and the Extended Mode Register, respectively. Part numbering M65KG526AB ## 8 Part numbering 1. Only available with speed class 133 MHz. For a list of available options (Speed, Package, etc.) or for further information on any aspect of this device, please contact the ST Sales Office nearest to you. M65KG526AB Revision history ## 9 Revision history Table 19. Document revision history | Date | Revision | Changes | |-------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31-Jan-2006 | 1.0 | Initial release. | | 04-Sep-2006 | 2 | Speed class 166MHz added. Temperature range –25 to 85°C changed to –30 to 85°C, and associated to speed class 7.5ns (133MHZ). Temperature range –30 to 105°C added for both 6.0ns (166MHz) and 7.5ns (133MHz). Figure 3: Simplified command state diagram updated. | | | | Ambient temperature $T_A$ changed to junction temperature $T_J$ . Table 9: Absolute maximum ratings, Table 13: DC characteristics 2, Table 14: Self Refresh current (IDD6) in normal operating mode, Table 15: AC characteristics - $TJ$ = -30 to 85 °C, Table 16: AC characteristics - $TJ$ = -30 to 105 °C, and Table 17: AC characteristics measured in clock period, updated accordingly. | | | | Figure 7, Figure 13, Figure 19, Figure 21, Figure 21, Figure 26, Figure 27, Figure 28, Figure 29, and Figure 30 updated. New speed classes and temperature range options added in Table 18: Ordering Information Scheme. | | 01-Feb-2007 | 3 | Section 2.10: Lower/Upper Data Input Mask (LDQM, UDQM) and Section 2.11: Lower/Upper Data Read/Write Strobe Input/Output (LDQS, UDQS) modified. Section 3.3: Bank(Row) Activate command (ACT) and Section 3.5: Read with Auto Precharge command (READA) updated. | | | | Column address updated in Section 3.7: Write command (WRIT), Section 4.2: Burst Read and Section 4.3: Burst Write. Interval between Auto Refresh commands modified in Section 3.12: Auto Refresh command (REF). Table 4 updated and Note 1 removed. | | | | Section 4.2: Burst Read, Section 4.4: Self Refresh and Section 4.5: Auto Refresh updated. | | | | t <sub>SRE</sub> added in <i>Table 15</i> and <i>Table 16</i> . Figure 17, Figure 18, Figure 21, Figure 23, and Figure 24 updated. | 53/54 ## Please Read Carefully: Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice. All ST products are sold pursuant to ST's terms and conditions of sale. Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein. UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK. Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST. ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners. © 2007 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com