## *Memory FRAM* смоз 2 **M Bit (128 K** × 16)

# MB85R2002

#### DESCRIPTIONS

The MB85R2002 is an FRAM (Ferroelectric Random Access Memory) chip consisting of 131,072 words  $\times$  16 bits of non-volatile memory cells created using ferroelectric process and silicon gate CMOS process technologies. The MB85R2002 is able to retain data without using a back-up battery, as is needed for SRAM. The memory cells used in the MB85R2002 can be used for at least 10<sup>10</sup> read/write operations, which is a significant improvement over the number of read and write operations supported by Flash memory and E<sup>2</sup>PROM. The MB85R2002 uses a pseudo-SRAM interface that is compatible with conventional asynchronous SRAM.

#### FEATURES

| <ul> <li>Bit configuration</li> </ul>           | : 131,072 words $\times$ 16 bits   |
|-------------------------------------------------|------------------------------------|
| <ul> <li>Read/write endurance</li> </ul>        | : 10 <sup>10</sup> times/bit (Min) |
| • Operating power supply voltage                | : 3.0 V to 3.6 V                   |
| <ul> <li>Operating temperature range</li> </ul> | : -20 °C to +85 °C                 |
| <ul> <li>Data retention</li> </ul>              | : 10 years (+55 °C)                |
| <ul> <li>LB and UB data byte control</li> </ul> |                                    |
| Package                                         | : 48-pin plastic TSOP (1)          |
|                                                 |                                    |



#### ■ PIN ASSIGNMENT



#### ■ PIN DESCRIPTION

| Pin name      | Function                |
|---------------|-------------------------|
| A0 to A16     | Address Input           |
| I/O1 to I/O16 | Data Input/Output       |
| CE1           | Chip Enable 1 Input     |
| CE2           | Chip Enable 2 Input     |
| WE            | Write Enable Input      |
| ŌĒ            | Output Enable Input     |
| LB, UB        | Data Byte Control Input |
| Vcc           | Power Supply            |
| GND           | Ground                  |
| NC            | No Connection           |

### MB85R2002



#### ■ FUNCTION TRUTH TABLE

| Mode               | CE1      | CE2     | WE | OE | LB | UB | I/O1 to I/O8 | I/O9 to I/O16 | Supply Current |   |   |   |   |   |   |   |    |   |   |   |      |        |  |
|--------------------|----------|---------|----|----|----|----|--------------|---------------|----------------|---|---|---|---|---|---|---|----|---|---|---|------|--------|--|
|                    | Н        | Х       | Х  | Х  | Х  | Х  |              |               |                |   |   |   |   |   |   |   |    |   |   |   |      |        |  |
| Standby Pre-charge | Х        | L       | Х  | Х  | Х  | Х  | High-Z       | High-Z        | Standby        |   |   |   |   |   |   |   |    |   |   |   |      |        |  |
| Stanuby Tre-charge | Х        | Х       | Н  | Н  | Х  | Х  | r iigi1-z    | r ligit-z     | (Іѕв)          |   |   |   |   |   |   |   |    |   |   |   |      |        |  |
|                    | Х        | Х       | Х  | Х  | Н  | Н  |              |               |                |   |   |   |   |   |   |   |    |   |   |   |      |        |  |
|                    | ſ        |         |    |    | L  | L  | Dout         | Dout          |                |   |   |   |   |   |   |   |    |   |   |   |      |        |  |
| Read               | _√_<br>L | H⊥      | н  | L  | L  | Н  | Dout         | High-Z        |                |   |   |   |   |   |   |   |    |   |   |   |      |        |  |
|                    | _        | _       |    |    | Н  | L  | High-Z       | Dout          |                |   |   |   |   |   |   |   |    |   |   |   |      |        |  |
| Read               |          |         |    |    | L  | L  | Dout         | Dout          |                |   |   |   |   |   |   |   |    |   |   |   |      |        |  |
| (Pseudo-SRAM,      | L        | н       | Н  | Н  | н  | Н  | Н            | Н             | Н              | Н | Н | Н | Н | н | Н | Н | ₹. | ľ | L | Н | Dout | High-Z |  |
| OE control*1)      |          |         |    |    | Н  | L  | High-Z       | Dout          | Operation      |   |   |   |   |   |   |   |    |   |   |   |      |        |  |
|                    | _        |         |    |    | L  | L  | Din          | Din           | (Icc)          |   |   |   |   |   |   |   |    |   |   |   |      |        |  |
| Write              | ٦<br>L   | H<br>_√ | L  | Х  | L  | Н  | Din          | High-Z        |                |   |   |   |   |   |   |   |    |   |   |   |      |        |  |
|                    | _        | ^       |    |    | Н  | L  | High-Z       | Din           |                |   |   |   |   |   |   |   |    |   |   |   |      |        |  |
| Write              |          |         |    |    | L  | L  | Din          | Din           |                |   |   |   |   |   |   |   |    |   |   |   |      |        |  |
| (Pseudo-SRAM,      | L        | Н       | Ł  | Н  | L  | Н  | Din          | High-Z        |                |   |   |   |   |   |   |   |    |   |   |   |      |        |  |
| WE control*2)      |          |         |    |    | Н  | L  | High-Z       | Din           |                |   |   |   |   |   |   |   |    |   |   |   |      |        |  |

 $L = V_{IL}$ ,  $H = V_{IH}$ , X can be either  $V_{IL}$  or  $V_{IH}$ , High-Z = High Impedance  $\downarrow$ : Latch address and latch data at falling edge,  $\perp$ : Latch address and latch data at rising edge

\*1 :  $\overline{OE}$  control of the Pseudo-SRAM means the valid address at the falling edge of  $\overline{OE}$  to read.

\*2 :  $\overline{\text{WE}}$  control of the Pseudo-SRAM means the valid address and data at the falling edge of  $\overline{\text{WE}}$  to write.

#### ABSOLUTE MAXIMUM RATINGS

| Parameter                     | Symbol | R    | Unit      |      |
|-------------------------------|--------|------|-----------|------|
| Farameter                     | Symbol | Min  | Мах       | Unit |
| Supply Voltage*               | Vcc    | -0.5 | +4.0      | V    |
| Input Voltage*                | Vin    | -0.5 | Vcc + 0.5 | V    |
| Output Voltage*               | Vout   | -0.5 | Vcc + 0.5 | V    |
| Ambient Operating Temperature | TA     | -20  | +85       | °C   |
| Storage Temperature           | Tstg   | -40  | +125      | °C   |

\* : All voltages are referenced to GND = 0 V.

WARNING: Semiconductor devices can be permanently damaged by application of stress (voltage, current, temperature, etc.) in excess of absolute maximum ratings. Do not exceed these ratings.

#### RECOMMENDED OPERATING CONDITIONS

| Parameter                     | Symbol |               | Unit |           |      |
|-------------------------------|--------|---------------|------|-----------|------|
| Falametei                     | Symbol | Min           | Тур  | Max       | Unit |
| Supply Voltage*               | Vcc    | 3.0           | 3.3  | 3.6       | V    |
| Input Voltage (high)*         | VIH    | Vcc 	imes 0.8 | —    | Vcc + 0.5 | V    |
| Input Voltage (low)*          | VIL    | -0.5          |      | +0.6      | V    |
| Ambient Operating Temperature | TA     | - 20          |      | +85       | °C   |

\* : All voltages are referenced to GND = 0 V.

WARNING: The recommended operating conditions are required in order to ensure the normal operation of the semiconductor device. All of the device's electrical characteristics are warranted when the device is operated within these ranges.

Always use semiconductor devices within their recommended operating condition ranges. Operation outside these ranges may adversely affect reliability and could result in device failure.

No warranty is made with respect to uses, operating conditions, or combinations not represented on the data sheet. Users considering application outside the listed conditions are advised to contact their FUJITSU representatives beforehand.

#### ELECTRICAL CHARACTERISTICS

#### 1. DC CHARACTERISTICS

#### (within recommended operating conditions)

| Parameter              | Symbol | Test Conditions                                                                                                                   | Vá                      |     | Unit |      |
|------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------|-------------------------|-----|------|------|
| Farameter              | Symbol | Test conditions                                                                                                                   | Min                     | Тур | Max  | Unit |
| Input Leakage Current  | LI     | $V_{IN} = 0 V \text{ to } V_{CC}$                                                                                                 |                         |     | 10   | μA   |
| Output Leakage Current | lllol  | Vout = 0 V to Vcc, $\overline{CE}1 = V_{H}$ or $\overline{OE} = V_{H}$                                                            |                         | _   | 10   | μA   |
| Supply Current         | Icc    | CE1 = 0.2 V, CE2 = Vcc-0.2 V, lout = 0 mA*1                                                                                       |                         | 10  | 15   | mA   |
|                        |        | CE1 ≥ Vcc–0.2 V                                                                                                                   |                         |     |      |      |
| Standby Current        | lsв    | CE2 ≤ 0.2 V*2                                                                                                                     |                         | 10  | 50   | μA   |
| Standby Suitent        | 150    | $\overline{OE} \ge V_{CC} - 0.2 \text{ V}, \ \overline{WE} \ge V_{CC} - 0.2 \text{ V}^{*2}$                                       |                         | 10  | 50   | μΛ   |
|                        |        | $\overline{\text{LB}} \ge \text{V}_{\text{CC}}-0.2 \text{ V}, \ \overline{\text{UB}} \ge \text{V}_{\text{CC}}-0.2 \text{ V}^{*2}$ |                         |     |      |      |
| Output Voltage (high)  | Vон    | Iон = -0.1 mA                                                                                                                     | $V\text{cc} \times 0.8$ |     |      | V    |
| Output Voltage (low)   | Vol    | lo∟ = 2.0 mA                                                                                                                      |                         | _   | 0.4  | V    |

\*1 : During the measurement of  $I_{\rm CC}$  , the Address, Data In were taken to only change once per active cycle. Iout : output current

\*2 : All pins other than setting pins should be input at the CMOS level voltages such as H  $\ge$  Vcc - 0.2 V, L  $\le$  0.2 V.

#### 2. AC CHARACTERISTICS

 AC TEST CONDITIONS Supply Voltage : 3.0 V to 3.6 V Operating Temperature : -20 °C to +85 °C Input Voltage Amplitude : 0.3 V to 2.7 V Input Rising Time : 5 ns Input Falling Time : 5 ns Input Evaluation Level : 2.0 V / 0.8 V Output Evaluation Level : 2.0 V / 0.8 V Output Impedance : 50 pF

#### (1) Read Operation

(within recommended operating conditions)

| Parameter             | Symbol           | Va  | lue | Unit |
|-----------------------|------------------|-----|-----|------|
| Faranieter            | Symbol           | Min | Max | Unit |
| Read Cycle time       | trc              | 150 |     | ns   |
| CE1 Active Time       | t <sub>CA1</sub> | 120 |     | ns   |
| CE2 Active Time       | tca2             | 120 |     | ns   |
| OE Active Time        | t <sub>RP</sub>  | 120 |     | ns   |
| LB, UB Active Time    | tвр              | 120 |     | ns   |
| Pre-charge Time       | tPC              | 20  |     | ns   |
| Address Setup Time    | tas              | 5   |     | ns   |
| Address Hold Time     | tан              | 50  |     | ns   |
| OE Setup Time         | tes              | 5   |     | ns   |
| LB, UB Setup Time     | t <sub>BS</sub>  | 5   |     | ns   |
| Output Data Hold time | tон              | 0   |     | ns   |
| Output Set Time       | t∟z              | 30  |     | ns   |
| CE1 Access Time       | tce1             |     | 100 | ns   |
| CE2 Access Time       | t <sub>CE2</sub> |     | 100 | ns   |
| OE Access Time        | toe              |     | 100 | ns   |
| Output Floating Time  | tонz             |     | 20  | ns   |

#### (2) Write Operation

| Parameter          | Symbol | Va  | L los it |        |
|--------------------|--------|-----|----------|--------|
| Falameter          | Symbol | Min | Max      | – Unit |
| Write Cycle Time   | twc    | 150 |          | ns     |
| CE1 Active Time    | tca1   | 120 |          | ns     |
| CE2 Active Time    | tca2   | 120 |          | ns     |
| LB, UB Active Time | tвр    | 120 |          | ns     |
| Pre-Charge Time    | tPC    | 20  |          | ns     |
| Address Setup Time | tas    | 5   |          | ns     |
| Address Hold Time  | tан    | 50  |          | ns     |
| LB, UB Setup Time  | tвs    | 5   |          | ns     |
| Write Pulse Width  | twp    | 120 |          | ns     |
| Data Setup Time    | tos    | 0   |          | ns     |
| Data Hold Time     | tон    | 50  |          | ns     |
| Write Setup Time   | tws    | 5   |          | ns     |

#### (3) Power ON/OFF Sequence

(within recommended operating conditions)

| Parameter                         | Sym-            | Value |     |     |      |
|-----------------------------------|-----------------|-------|-----|-----|------|
| Falameter                         | bol             | Min   | Тур | Max | Unit |
| CE1 LEVEL hold time for Power OFF | t <sub>pd</sub> | 85    |     |     | ns   |
| CE1 LEVEL hold time for Power ON  | <b>t</b> pu     | 85    |     |     | ns   |

#### 3. Pin Capacitance

(f = 1 MHz, T<sub>A</sub> = +25 °C)

| Parameter          | Symbol | Test Condition        |     | Value |     | Unit |
|--------------------|--------|-----------------------|-----|-------|-----|------|
| Falameter          | Symbol | Test condition        | Min | Тур   | Max | Unit |
| Input Capacitance  | CIN    | $V_{\text{IN}} = GND$ |     |       | 10  | pF   |
| Output Capacitance | Соит   | Vout = GND            | _   | —     | 10  | pF   |

### MB85R2002

■ TIMING DIAGRAMS

#### 1. Read Cycle Timing 1 (CE1, CE2 Control)



#### 2. Read Cycle Timing 2 (OE Control)



### MB85R2002



#### 3. Write Cycle Timing 1 (CE1, CE2 Control)

#### 4. Write Cycle Timing 2 (WE Control)



#### ■ POWER ON/OFF SEQUENCE



#### ■ NOTES ON USE

Data that is written prior to IR reflow is not guaranteed to be retained after IR reflow.

#### ORDERING INFOMATION

| Part number       | Package                                 |
|-------------------|-----------------------------------------|
| MB85R2002PFTN-GE1 | 48-pin plastic TSOP(1)<br>(FPT-48P-M25) |

#### ■ PACKAGE DIMENSIONS





Please confirm the latest Package dimension by following URL. http://edevice.fujitsu.com/fj/DATASHEET/ef-ovpklv.html

### FUJITSU LIMITED

All Rights Reserved.

The contents of this document are subject to change without notice. Customers are advised to consult with FUJITSU sales representatives before ordering.

The information, such as descriptions of function and application circuit examples, in this document are presented solely for the purpose of reference to show examples of operations and uses of Fujitsu semiconductor device; Fujitsu does not warrant proper operation of the device with respect to use based on such information. When you develop equipment incorporating the device based on such information, you must assume any responsibility arising out of such use of the information. Fujitsu assumes no liability for any damages whatsoever arising out of the use of the information.

Any information in this document, including descriptions of function and schematic diagrams, shall not be construed as license of the use or exercise of any intellectual property right, such as patent right or copyright, or any other right of Fujitsu or any third party or does Fujitsu warrant non-infringement of any third-party's intellectual property right or other right by using such information. Fujitsu assumes no liability for any infringement of the intellectual property rights or other rights of third parties which would result from the use of information contained herein.

The products described in this document are designed, developed and manufactured as contemplated for general use, including without limitation, ordinary industrial use, general office use, personal use, and household use, but are not designed, developed and manufactured as contemplated (1) for use accompanying fatal risks or dangers that, unless extremely high safety is secured, could have a serious effect to the public, and could lead directly to death, personal injury, severe physical damage or other loss (i.e., nuclear reaction control in nuclear facility, aircraft flight control, air traffic control, mass transport control, medical life support system, missile launch control in weapon system), or (2) for use requiring extremely high reliability (i.e., submersible repeater and artificial satellite).

Please note that Fujitsu will not be liable against you and/or any third party for any claims or damages arising in connection with above-mentioned uses of the products.

Any semiconductor devices have an inherent chance of failure. You must protect against injury, damage or loss from such failures by incorporating safety design measures into your facility and equipment such as redundancy, fire protection, and prevention of over-current levels and other abnormal operating conditions.

If any products described in this document represent goods or technologies subject to certain restrictions on export under the Foreign Exchange and Foreign Trade Law of Japan, the prior authorization by Japanese government will be required for export of those products from Japan.

The company names and brand names herein are the trademarks or registered trademarks of their respective owners.

Edited Business Promotion Dept.