# R8A66153FP PROGRAMMABLE BUFFERED I/O EXPANDER REJ03F0260-0100 Rev. 1.00 Jan. 10. 2008 #### **DESCRIPTION** The R8A66153FP is a programmable I/O expander using a high-voltage CMOS process. And has three sets of 8-bit I/O ports, two sets of 8-bit high voltage output ports, and one 4-bit input port. #### **FEATURES** - Output pattern can be written in input mode - 8-bit X 2 high voltage output ports with IOL=24mA - CMOS level schmitt trigger input - Vcc=4.5~5.5V, Ta=-40~85°C #### **APPLICATION** • I/O port expansion for MCU. ## PIN CONFIGRATION (TOP VIEW) ### **BLOCK DIAGRAM** #### **FUNCTIONAL DESCRIPTION** The R8A66153FP is a general purpose programmable I/O expander with three 8-bit I/O ports (portA,B,C) and two 8-bit high voltage output ports (portE,F) and one 4-bit input port (portG). I/O ports can be set INPUT for OUTPUT by a command. The portC can be divided into two 4-bit ports, and if it is set to output, bit set/reset operation is available. The portE and port F is the high voltage N-channel open drain output. (Vo=24V, IOL=24mA) The port G is a 4-bit input port with CMOS level schimitt trigger input. When RESET="H", output port E and F turn to disable state and other I/O ports turn to input mode. #### **FUNCTION** #### RD (read input) If the input is "L", the port input data or port latch data appear at the data bus. #### WR (write input) By the positive edge of WR input, data bus data is written into the control register or into the port latch. #### A2, A1, A0 (Port selection input) Select the port or the control register. (see table 1) #### RESET (reset input) If the input is "H", all I/O and output port turn to high impedance state. (Port A,B,C: input mode, Port E,F: "Z") #### CS (chip select input) "L" enables to communicate with MCU. When "H", data bus keeps high impedance state and ignored the command from MCU. The port condition and the data of the port latch are not changed even if $\overline{\text{CS}}$ ="H". #### Read/Write control circuit According to the data from the MCU, set the port condition and transmit the data between port and data bus. #### Data bus buffer This is the bi-directional bus buffer. When $\overline{WR}$ ="L" data bas data is written into the register of R8A66153, and when $\overline{RD}$ ="L" port data or port latch data is appears. #### Port A and Port B Port A and Port B are 8-bit bi-directional port with output latch. By the command from MCU, set these port as an input or an output. The output circuit of these ports are CMOS 3-state output and input buffer is CMOS schmitt trigger input. When port is set to output, data bus data is written into the port latch by the positive edge of /WR and is output to the terminal. When RD="L" in the state of output mode, port terminal data(=output data) is appears to the data bus. When RD="L" in the state of input mode, port terminal data(=input data) is appears to the data bus. In the state of input mode, data bus data is written into the port latch by the positive edge of WR. Port latch data is not determined when power ON. #### Port C Basic function of port C is the same as the port A and port B. The difference between port A/B and port C is that port C can be used as the two 4-bit ports. And when is set to output, bit set/reset function is available by a bit. #### Port E and Port F Port E and Port F are 8-bit high voltage output ports with Vo=24V/IOL=24mA. Output transistor is N-ch open drain transistor. When this port is selected, data bus data is written into the port latch by the positive edge of $\overline{WR}$ . And if is set to output enable, port latch #### Port G Port G is a input port with CMOS schmitt trigger. When this port is selected and $\overline{RD}$ ="L", input data is appears to the data bus. Table 1. Function Table | A2 | A1 | A0 | CS | RD | WR | FU | INCTIO | N | | |----|----|----|----|----|----|-------------------------------------|----------|-------------------|--| | 0 | 0 | 0 | 0 | 0 | 1 | Data bus | <b>←</b> | Port A | | | 0 | 0 | 1 | 0 | 0 | 1 | Data bus | ← | Port B | | | 0 | 1 | 0 | 0 | 0 | 1 | Data bus | ← | Port C | | | 0 | 1 | 1 | 0 | 0 | 1 | Data bus | ← | Port G | | | 1 | 0 | 0 | 0 | 0 | 1 | Data bus | ← | Port E latch data | | | 1 | 0 | 1 | 0 | 0 | 1 | Data bus | ← | Port F latch data | | | 0 | 0 | 0 | 0 | 1 | 丕 | Port A | ← | Data bus | | | 0 | 0 | 1 | 0 | 1 | 丕 | Port B | <b>←</b> | Data bus | | | 0 | 1 | 0 | 0 | 1 | 丕 | Port C | ← | Data bus | | | 1 | 0 | 0 | 0 | 1 | 丕 | Port E | ← | Data bus | | | 1 | 0 | 1 | 0 | 1 | 丕 | Port F | ← | Data bus | | | 1 | 1 | 1 | 0 | 1 | 丕 | Control register | ← | Data bus | | | × | × | × | 1 | × | × | Data bus is in high impedance state | | | | note: "0" means "L" level and "1" means "H" level. ### **CONTROL WORD** When (A0, A1, A2)=(1,1,1), data bus data is recognized as the control word. This control word is to set the port condition and the bit set/reset function of port C. (see Fig.1 and Fig.2) Fig.1 Control word to set port conditions Fig.2 Control word for bit set/reset function of port C ## ABSOLUTE MAXIMUM RATINGS (Ta=-40~+85°C, unless otherwise noted) | Symbol | Parameter | | Conditions | Ratings | Unit | |--------|---------------------|------------------|------------|-----------------|------| | Vcc | Supply voltage | | | -0.3 to +7 | V | | VI | Input voltage | | | -0.3 to Vcc+0.3 | V | | 1/0 | Output voltage | except port E, F | | -0.3 to Vcc+0.3 | V | | Vo | | Port E,F | | -0.3 to +28 | V | | Pd | Power dissipation | | Ta=85°C | 500 | mW | | Tstg | Storage temperature | | | -65 to 150 | °C | ### RECOMMENDED OPERATING CONDITIONS (Ta=-40~+85°C, unless otherwise noted) | Symbol | Parameter | | Conditions | Limits | | | Unit | |----------|-----------------------|----------|-------------|--------|------|------|-------| | Syllibol | | | | Min. | Тур. | Max. | Offic | | Vcc | Supply voltage | | | 4.5 | 5 | 5.5 | V | | VO | "H" output voltage | Port E,F | IOH < 250uA | 0 | | 24 | V | | IOL | "L" output current | | VOL < 0.6V | 0 | | 24 | mA | | Topr | Operating temperature | | | -40 | | 85 | °C | ## ELECTRICAL CHARACTERISTICS (Vcc=4.5~5.5V, Ta=-40~+85°C, unless otherwise noted) | Cumbal | Doromot | o.r | Test conditions | Lir | Lloit | | |------------------|--------------------------------------------|---------------------|----------------------|---------|---------|------| | Symbol | Paramete | eı | | Min. | Max. | Unit | | VIH | "H" input voltage | Control pin (note), | | 0.7Vcc | | V | | VIL | "L" input voltage | Data bus | | | 0.3Vcc | V | | VT+ | Positive going threshold voltage | Port A,B,C,G | | 0.35Vcc | 0.78Vcc | V | | VT- | Negative going threshold voltage | Port A,B,C,G | | 0.2Vcc | 0.55Vcc | V | | VOH | "H" output voltage | Data bus, | IOH=-2.5mA | Vcc-2 | | V | | VOL | "L" output voltage | Port A,B,C | IO=2.5mA | | 0.45 | V | | VOL | "L" output voltage | Port E,F | IOL=24mA | | 0.6 | V | | IOH | "H" output leak current | Port E,F | VO=24V | | 250 | uA | | $I_1$ | Input leak current | | VO=0 to Vcc | | ±10 | uA | | IOZ | OFF-state output current | | VO=0 to Vcc | | ±10 | uA | | ICCS | Static supply current with no output load. | | All ports "H" output | | 2 | mA | | Cı | Input pin capacitance | | f=1MHz | | 10 | pF | | C <sub>I/O</sub> | I/O pin capacitance | | Other pins 0V | | 20 | pF | note: Control pins are $\overline{RD}$ , $\overline{WR}$ , RESET, $\overline{CS}$ , A2, A1 and A0 pin. ## TIMING REQUIREMENTS (Vcc=4.5~5.5V, Ta=-40~+85°C, unless otherwise noted) | Symbol | Parameter | | Test conditions | Lin | Limits | | |-----------|---------------------------------|---------------|-----------------|------|--------|------| | Symbol | | | rest conditions | Min. | Max. | Unit | | tw(R) | Read pulse width | tsu(A-R)=0ns | _ | 160 | | ns | | | | tsu(A-R)>40ns | | 120 | | | | tsu(PE-R) | Peripheral setup time | before read | | 0 | | ns | | th(R-PE) | Peripheral hold time after read | | | 0 | | ns | | tsu(A-R) | Address setup time before read | | | 0 | | ns | | th(R-A) | Address hold time after read | | | 0 | | ns | | tw(W) | Write pulse width | | | 120 | | ns | | tsu(DQ-W) | Data setup time before | e write | | 40 | | ns | | th(W-DQ) | Data hold time after write | | | 0 | | ns | | tsu(A-W) | Address setup time b | efore write | | 0 | | ns | | th(W-A) | Address hold time after write | | | 0 | | ns | ## SWITCHING CHARACTERISTICS (Vcc=4.5~5.5V, Ta=-40~+85°C, unless otherwise noted) | Symbol | Symbol Parameter | | Test conditions | Lin | Unit | | |------------|------------------------------|---------------|----------------------------|-----|------|------| | Symbol | | | rest conditions | | | Max. | | tpZH(R-DQ) | Read access time | tsu(A-R)=0ns | CL=150pF (note) | | 120 | ns | | tpZL(R-DQ) | inead access line | tsu(A-R)>40ns | CL=130pi (note) | | 85 | | | tpHZ(R-DQ) | Read to data floating tin | 20 | CL=150pF (note) | 3 | 85 | 20 | | tpLZ(R-DQ) | intead to data iloating till | 16 | CL=130pi (note) | 3 | 0.5 | ns | | tpHL(W-PE) | Write to output | Port A,B,C | CL=150pF (note) | | 200 | no | | tpLH(W-PE) | delaytime | Port E,F | CL=150pF, RL=200ohm (note) | | 250 | ns | <sup>(1)</sup> Pulse Generator (P.G.) tr=6ns, tf=6ns, Zo=50ohm <sup>(2)</sup> CL includes stray capacitance and probe capacitance. ## **TIMING DIAGRAM** #### Read operation #### Write operation ### PACKAGE OUTLINE | Package | RENESAS Code | Previous Code | | | |------------|--------------|---------------|--|--| | 64pin LQFP | PLQP0064KD-A | 64P6X-B | | | All trademarks and registered trademarks are the property of their respective owners. #### Renesas Technology Corp. Sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan - tes: This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warranties or representations with respect to the accuracy or completeness of the information contained in this document nor grants any license to any intellectual property rights or any other rights of Renesas or any third party with respect to the information in this document. Renesas shall have no liability for damages or infringement of any intellectual property or other rights arising out of the use of any information in this document, including, but not limited to, product data, diagrams, charts, programs, algorithms, and application circuit examples. You should not use the products or the technology described in this document for the purpose of military applications such as the development of weapons of mass destruction or for the purpose of any other military use. When exporting the products or technology described herein, you should follow the applicable export control laws and regulations, and procedures required by such laws and regulations. - You should not use the products or the technology described in this document for the purpose of military applications such as the development of weapons of mass destruction or for the purpose of any other military use. When exporting the products or technology described herein, you should follow the applicable export control laws and regulations, and procedures required by such laws and regulations, and procedures required by such laws and regulations. All information included in this document such as product data, diagrams, charts, programs, algorithms, and application circuit examples, is current as of the date this document is issued. Such information into more than the continuation of the date this document, but such as the continuation of the date this document, pulsates the continuation of the date this document, pulsates and careful attention to additional and different information to be disclosed by Renesas such as that disclosed through our website, (http://www.renesas.com) Renesas has used reasonable care in compling the information in clinical to the control of the date this document, pulsates and the complex of the control of the date of the products and the products of the information in the document, you should evaluate the information in light of the total system before deciding about the applicability of such information in the information and perioducts products for any particular application and specifically disclaims any liability arising out of the application and use of the information in this document or Renesas products. With the exception of products specified by Renesas a suitable for automobile applications, Renesas products are not designed, manufactured or tested for applications or otherwise in systems the failure or malfunction of which may cause a direct threat to human life or create a risk of human injury or which require especially high quality and reliability such as astely systems, or equipment or systems for transportation - any other inquiries. http://www.renesas.com #### RENESAS SALES OFFICES Refer to "http://www.renesas.com/en/network" for the latest and detailed information. Renesas Technology America, Inc. 450 Holger Way, San Jose, CA 95134-1368, U.S.A Tel: <1> (408) 382-7500, Fax: <1> (408) 382-7501 Renesas Technology Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K. Tel: <44> (1628) 585-100, Fax: <44> (1628) 585-900 Renesas Technology (Shanghai) Co., Ltd. Unit 204, 205, AZIACenter, No.1233 Lujiazui Ring Rd, Pudong District, Shanghai, China 200120 Tel: <86> (21) 5877-1818, Fax: <86> (21) 6887-7858/7898 Renesas Technology Hong Kong Ltd. 7th Floor, North Tower, World Finance Centre, Harbour City, Canton Road, Tsimshatsui, Kowloon, Hong Kong Tel: <852> 2265-6688, Fax: <852> 2377-3473 Renesas Technology Taiwan Co., Ltd. 10th Floor, No.99, Fushing North Road, Taipei, Taiwan Tel: <886> (2) 2715-2888, Fax: <886> (2) 3518-3399 Renesas Technology Singapore Pte. Ltd. 1 Harbour Front Avenue, #06-10, Keppel Bay Tower, Singapore 098632 Tel: <65> 6213-0200, Fax: <65> 6278-8001 Renesas Technology Korea Co., Ltd. Kukje Center Bldg. 18th Fl., 191, 2-ka, Hangang-ro, Yongsan-ku, Seoul 140-702, Korea Tel: <82> (2) 796-3115, Fax: <82> (2) 796-2145 Renesas Technology Malaysia Sdn. Bhd Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No.18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: <603> 7955-9390, Fax: <603> 7955-9510