

# M65850P/FP Digital Echo (Digital Delay)

REJ03F0171-0201 Rev.2.01 Jan 25, 2008

#### Description

The M65850P/FP is a CMOS IC for generating echo to be added to the voice through a Karaoke microphone.

It is optimal to provide the echo effect function for Karaoke player, such as radio cassette recorders, mini audio components and television sets.

Increased master clock frequency assures high-performance short delay, enabling the IC to be used for Dolby prologic surround system.

## Features

- Built-in input/output filters, A/D and D/A converters, and memory realize a delay system with only a single chip.
- Built-in current control type clock oscillator circuit avoids clock affection outside, thus allowing prevention of undesired radiation.
- Delay time = 164 ms (with master clock set at 1 MHz) (Selection of delay time in a range between 15 ms and 200 ms)
- Small package (14-pin DIP: PRDP0014AA-A (14P4), 16-pin SOP: PRSP0016DE-A (16P2N-A))
- Built-in 20 Kbit SRAM
- Built-in auto reset circuit (The IC reset as power is turned on)
- Single power supply (5 V)

#### **Recommended Operating Condition**

- Supply voltage range:  $V_{CC} = 3.5$  to 5.5 V
- Rated supply voltage:  $V_{CC} = 5 V$

## **System Configuration**



Note: Dolby is the registered trademarks of Dolby Laboratories Licensing Corporation.

#### **Block Diagram**



### **Pin Arrangement**



# **Pin Description**

| Pin No. |       |                 |                                |     |                                                  |
|---------|-------|-----------------|--------------------------------|-----|--------------------------------------------------|
| Р       | FP    | Symbol          | Name                           | I/O | Function                                         |
| 1       | 2     | LPF1 IN         | Low pass filter 1 input        | I   | To form input-side low pass filter by connecting |
| 2       | 3     | LPF1 OUT        | Low pass filter 1 output       | 0   | external capacitor and resistor                  |
| 3       | 4     | OP1 OUT         | Operational amplifier 1 output | 0   | To form A/D conversion integrator by connecting  |
| 4       | 5     | OP1 IN          | Operational amplifier 1 input  | I   | external capacitor                               |
| 5       | 6     | CC1             | Current control 1              | —   | ADM control of A/D converter                     |
| 6       | 7     | CC2             | Current control 2              | —   | ADM control of D/A converter                     |
| 7       | 8     | GND             | GND                            | —   |                                                  |
| 8       | 9     | LPF2 OUT        | Low pass filter 2 output       | 0   | To form input-side low pass filter by connecting |
| 9       | 10    | LPF2 IN         | Low pass filter 2 input        | I   | external capacitor and resistor                  |
| 10      | 11    | OP2 OUT         | Operational amplifier 2 output | 0   | To form D/A conversion integrator by connecting  |
| 11      | 12    | OP2 IN          | Operational amplifier 2 input  | I   | external capacitor                               |
| 12      | 13    | REF             | Reference                      | —   | Analog reference voltage $\approx 1/2 V_{CC}$    |
| 13      | 14    | CLOCK           | Clock generator input          | I   | To form clock generator by connecting external   |
|         |       |                 |                                |     | resistor                                         |
| 14      | 15    | V <sub>CC</sub> | Supply voltage                 | —   | To apply 3.5 to 5.5 V power                      |
|         |       |                 |                                |     | (Rated voltage: 5 V)                             |
| —       | 1, 16 | NC              | No connection                  | —   |                                                  |

# **Absolute Maximum Ratings**

|                       |                 |                   | (Ta = | 25°C, unless otherwise noted) |
|-----------------------|-----------------|-------------------|-------|-------------------------------|
| ltem                  | Symbol          | Ratings           | Units | Conditions                    |
| Supply voltage        | V <sub>CC</sub> | 6.0               | V     |                               |
| Circuit current       | I <sub>CC</sub> | 100               | mA    |                               |
| Power dissipation     | Pd              | 800 (P), 550 (FP) | mW    |                               |
| Operating temperature | Topr            | -20 to +75        | °C    |                               |
| Storage temperature   | Tstg            | -40 to +125       | °C    |                               |

# **Recommended Operating Condition**

|                 |                 | Limits |     |      |      |            |
|-----------------|-----------------|--------|-----|------|------|------------|
| Item            | Symbol          | Min    | Тур | Max  | Unit | Conditions |
| Supply voltage  | V <sub>CC</sub> | 3.5    | 5   | 5.5  | V    |            |
| Clock frequency | fck             | 0.8    |     | 11.0 | MHz  |            |

# **Electrical Characteristics**

 $(V_{CC} = 5 V, f = 1 kHz, Vi = 100 mVrms, fck = 1 MHz, Ta = 25^{\circ}C, unless otherwise noted)$ 

|                           |        | Limits |     |      |      |                         |
|---------------------------|--------|--------|-----|------|------|-------------------------|
| Item                      | Symbol | Min    | Тур | Max  | Unit | Test Conditions         |
| Circuit current           | Icc    | 5      | 13  | 25   | mA   | No signal input         |
| Voltage gain              | Gv     | -3.0   | 0   | 3.0  | dB   | $R_L = 47 \ k\Omega$    |
| Maximum output voltage    | Vomax  | 0.7    | 1.0 | —    | Vrms | THD = 10%               |
| Total harmonic distortion | THD    | _      | 1.2 | 3.0  | %    | 30 kHz LPF              |
| Output noise voltage      | No     | _      | -85 | -70  | dBV  | DIN-AUDIO               |
| Clock frequency           | fck    | 0.85   | 1   | 1.15 | MHz  | R <sub>C</sub> = 120 kΩ |

### **Function Description**

1. Delay time Td

The delay time can be calculated by the equation: Td = 8N / fck (N = the number of memory bits = 20480)

When fck = 1 MHz (fs = 125 kHz), Td can be set at 164 ms.

<Reference>

The M65850P/FP adopts ADM (Adaptive Delta Modulation) system in A/D, D/A converters. The sampling frequency can be calculated by the following equation: fs = clock frequency / 8 (Hz)

For clock frequency (fck ) = 1MHz, the calculated sampling frequency is : fs= 1 MHz / 8 = 125 kHz

2. Clock oscillator circuit

The M65850P incorporates a current control type clock oscillator circuit in it, thus providing circuit configuration just by connecting a resistor for current control to pin 13 (FP: pin 14) CLOCK.

Fully internal clock supply prevents occurrence of undesired radiation without affecting any external circuit.

The oscillator frequency is:

fck = 1 MHz ( $R_c$  = 120 k $\Omega$ )

The resistor for current control can be calculated using the following equation.

 $Rc \approx K / Clock frequency (fck) [\Omega]$ 



K is the coefficient, and changes according to clock frequency, as shown below.

|                 |                      |                      | $(V_{CC} = 5 V, Ta = 25^{\circ}C)$ |
|-----------------|----------------------|----------------------|------------------------------------|
| Delay Time (ms) | Clock Frequency (Hz) | K Value              | R <sub>c</sub> (Ω)                 |
| 15 to 30        | 11.0 M to 5.5 M      | $0.8 \times 10^{11}$ | 7.5 k to 15 k                      |
| 31 to 100       | 5.3 M to 1.64 M      | $1.0 \times 10^{11}$ | 18 k to 62 k                       |
| 101 to 200      | 1.62 M to 800 k      | $1.2 \times 10^{11}$ | 75 k to 150 k                      |

#### 3. Input/output LPF

It is necessary to change the LPF setting (signal pass band, fsig) of digital echo according to the clock frequency. (Refer to the table below)



$$\therefore \text{ fsig} = \frac{1}{2\pi \sqrt{C1 \bullet C2 \bullet R1 \bullet R2}}$$

|            | , ,             |             |        |        |        |        |                   |
|------------|-----------------|-------------|--------|--------|--------|--------|-------------------|
|            |                 |             | LPF    |        |        |        | Distortion        |
| Delay Time | Clock           | Signal Pass |        |        |        |        | (Reference Value) |
| (ms)       | Frequency (Hz)  | Band (Hz)   | R1 (Ω) | R2 (Ω) | C1 (F) | C2 (F) | (%)               |
| 15 to 30   | 11.0 M to 5.5 M | 7 k         | 15 k   | 15 k   | 3300 p | 680 p  | 0.2%              |
|            |                 |             |        |        |        |        | (Td = 20 ms)      |
| 31 to 100  | 5.3 M to 1.64 M | 5 k         | 13 k   | 13 k   | 4700 p | 1000 p | 0.3%              |
|            |                 |             |        |        |        |        | (Td = 50 ms)      |
| 101 to 200 | 1.62 M to 800 k | 3 k         | 16 k   | 16 k   | 6800 p | 1500 p | 1.2%              |
|            |                 |             |        |        |        |        | (Td = 160 ms)     |

 $(V_{CC} = 5 V, V_i = 100 mV rms, f = 1 kHz, T_a = 25 °C)$ 

#### 4. Mute

When power is turned on, the mute function works automatically to prevent noise generation. (Here, however, "mute" means the function which prevents noise generation after the reset time.)



# **Test Conditions**

| ltem                                  | Symbol | S1 | S14 | Remarks              |
|---------------------------------------|--------|----|-----|----------------------|
| Circuit current                       | Icc    | 2  | 2   | No-signal time       |
| Voltage gain between input and output | Gv     | 1  | 1   | $R_L = 47 \ k\Omega$ |
| Maximum output voltage                | Vomax  | 1  | 1   | THD = 10%            |
| Output distortion                     | THD    | 1  | 1   | 30 kHz LPF           |
| Output noise voltage                  | No     | 2  | 1   | DIN-AUDIO            |

### **Test Circuit**



# **Application Example**

#### 1. Echo

Delay time 164 ms (Signal pass band 3 kHz)



#### 2. Surround

Delay time 20 ms (Signal pass band 7 kHz)



### **Package Dimensions**





RENESAS

### RenesasTechnology Corp. sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan

- Benesas lechnology Corp. sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan
  Pines
  This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warranties or representations with respect to the accuracy or completeness of the information in this document.
  But not infinited to, product data. diagrams, charts, programs, algorithms, and application scuch as the development of weapons of mass and regulations, and proceedures required by such laws and regulation.
  All information in this document, included in this document for the purpose of military application scuch as the development of weapons of mass and regulations, and proceedures required by such laws and regulations.
  All information included in this document such as product data, diagrams, charts, programs, algorithms, and application carcuit examples, is current as of the date this document, when exporting the products or the technology described herein, you should follow the applicable export control laws and regulations.
  Renesas has used reasonable care in compiling the information in this document, but Renesas assumes no liability whatsoever for any damages incurred as a coupling or otherwise relying on the information included in this document. Dut Renesas asproaces for description or tested or applicable exporting the explanability of the total system before deciding about the applicability or otherwise in systems the failue or malfunction divide that back asses products are not designed applications, and processes areas and the provided in the document.
  Were using or otherwise regulations. The reseast assumes no liability what shales or my damages incurred as a study and the divide of the document.
  Were using or otherwise regulation the information in this document. Dut Renesas assumes no liability othat systems or or designed ap



#### **RENESAS SALES OFFICES**

Refer to "http://www.renesas.com/en/network" for the latest and detailed information.

#### Renesas Technology America, Inc.

450 Holger Way, San Jose, CA 95134-1368, U.S.A Tel: <1> (408) 382-7500, Fax: <1> (408) 382-7501

Renesas Technology Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K. Tel: <44> (1628) 585-100, Fax: <44> (1628) 585-900

Renesas Technology (Shanghai) Co., Ltd. Unit 204, 205, AZIACenter, No.1233 Lujiazui Ring Rd, Pudong District, Shanghai, China 200120 Tel: <86> (21) 5877-1818, Fax: <86> (21) 6887-7858/7898

Renesas Technology Hong Kong Ltd. 7th Floor, North Tower, World Finance Centre, Harbour City, Canton Road, Tsimshatsui, Kowloon, Hong Kong Tel: <852> 2265-6688, Fax: <852> 2377-3473

Renesas Technology Taiwan Co., Ltd. 10th Floor, No.99, Fushing North Road, Taipei, Taiwan Tel: <886> (2) 2715-2888, Fax: <886> (2) 3518-3399

#### Renesas Technology Singapore Pte. Ltd.

1 Harbour Front Avenue, #06-10, Keppel Bay Tower, Singapore 098632 Tel: <65> 6213-0200, Fax: <65> 6278-8001

Renesas Technology Korea Co., Ltd. Kukje Center Bldg. 18th Fl., 191, 2-ka, Hangang-ro, Yongsan-ku, Seoul 140-702, Korea Tel: <82> (2) 796-3115, Fax: <82> (2) 796-2145

Renesas Technology Malaysia Sdn. Bhd Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No.18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: <603> 7955-9390, Fax: <603> 7955-9510

http://www.renesas.com