# 1-TO-2, LVCMOS/LVTTL-TO-DIFFERENTIAL HSTL TRANSLATOR ICS85222-02 # GENERAL DESCRIPTION The ICS85222-02 is a 1-to-2 LVCMOS / LVTTL-to-Differential HSTL translator and a member of the HiPerClocks<sup>™</sup>family of High Performance Clock Solutions from IDT. The ICS85222-02 has one single ended clock input. The single-ended clock input accepts LVCMOS or LVTTL input levels and translates them to HSTL levels. The small outline 8-pin SOIC package makes this device ideal for applications where space, high performance and low power are important. # **F**EATURES - Two differential HSTL outputs - One LVCMOS/LVTTL clock input - CLK input can accept the following input levels: LVCMOS or LVTTL - Maximum output frequency: 350MHz - Part-to-part skew: 250ps (maximum) - Propagation delay: 1.25ns (maximum) - V<sub>OH</sub>: 1.4V (maximum) - Output crossover voltage: 0.68V 0.9V - Full 3.3V operating supply voltage - 0°C to 70°C ambient operating temperature - Industrial temperature information available upon request - Available in both standard and lead-free RoHS compliant packages # **BLOCK DIAGRAM** # PIN ASSIGNMENT 1 #### ICS85222-02 **8-Lead SOIC** 3.90mm x 4.92mm x 1.37mm body package **M Package** Top View TABLE 1. PIN DESCRIPTIONS | Number | Name | Туре | | Description | |--------|----------------------|--------|----------|--------------------------------------------------| | 1, 2 | Q0, nQ0 | Output | | Differential output pair. HSTL interface levels. | | 3, 4 | Q1, nQ1 | Output | | Differential output pair. HSTL interface levels. | | 5 | GND | Power | | Power supply ground. | | 6 | nc | Unused | | No connect. | | 7 | CLK | Input | Pulldown | LVCMOS / LVTTL clock input. | | 8 | $V_{_{\mathrm{DD}}}$ | Power | | Positive supply pin. | NOTE: Pulldown refers to internal input resistors. See Table 2, Pin Characteristics, for typical values. NOTE: Unused output pairs must be terminated. TABLE 2. PIN CHARACTERISTICS | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------------|-------------------------|-----------------|---------|---------|---------|-------| | C <sub>IN</sub> | Input Capacitance | | | 4 | | рF | | R <sub>PULLDOWN</sub> | Input Pulldown Resistor | | | 51 | | kΩ | #### ABSOLUTE MAXIMUM RATINGS Supply Voltage, V<sub>DD</sub> 4.6V Inputs, $V_1$ -0.5V to $V_{DD}$ + 0.5V Outputs, I<sub>o</sub> Continuous Current 50mA Surge Current 100mA Package Thermal Impedance, $\theta_{JA}$ 112.7°C/W (0 lfpm) Storage Temperature, $T_{STG}$ -65°C to 150°C NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. Table 3A. Power Supply DC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , $T_A = 0^{\circ}C$ to $70^{\circ}C$ | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|-------------------------|-----------------|---------|---------|---------|-------| | V <sub>DD</sub> | Positive Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | I <sub>DD</sub> | Power Supply Current | | | | 50 | mA | Table 3B. LVCMOS / LVTTL DC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , $TA = 0^{\circ}C$ to $70^{\circ}C$ | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|--------------------|-----|-------------------------------|---------|---------|-----------------------|-------| | V <sub>IH</sub> | Input High Voltage | | | 2 | | V <sub>DD</sub> + 0.3 | V | | V <sub>IL</sub> | Input Low Voltage | | | -0.3 | | 0.8 | V | | I <sub>IH</sub> | Input High Current | CLK | $V_{DD} = V_{IN} = 3.465V$ | | | 150 | μΑ | | I <sub>IL</sub> | Input Low Current | CLK | $V_{DD} = 3.465, V_{IN} = 0V$ | -5 | | | μΑ | Table 3C. HSTL DC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , Ta = 0°C to 70°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |--------------------|-----------------------------------|-----------------|---------|---------|---------|-------| | V <sub>OH</sub> | Output High Voltage; NOTE 1 | | 1.0 | | 1.4 | V | | V <sub>OL</sub> | Output Low Voltage; NOTE 1 | | 0 | | 0.4 | V | | V <sub>ox</sub> | Output Crossover Voltage | | 0.68 | | 0.9 | V | | V <sub>SWING</sub> | Peak-to-Peak Output Voltage Swing | | 0.6 | 1.0 | 1.4 | V | NOTE 1: All outputs must be terminated with $50\Omega$ to ground. Table 4. AC Characteristics, V<sub>DD</sub> = 3.3V±5%, T<sub>A</sub> = 0°C to 70°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |---------------------------------|---------------------------|-----------------|---------|---------|---------|-------| | f <sub>MAX</sub> | Output Frequency | | | | 350 | MHz | | t <sub>PD</sub> | Propagation Delay; NOTE 1 | | 0.85 | 1.05 | 1.25 | ns | | tsk(o) | Output Skew; NOTE 2, 3 | | | | 25 | ps | | tsk(pp) | Part-to-Part Skew; NOTE 4 | | | | 250 | ps | | t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time | 20% to 80% | 250 | | 500 | ps | | odc | Output Duty Cycle | f ≤ 250MHz | 45 | | 55 | % | | ouc | Output Duty Cycle | f > 250MHz | 40 | | 60 | % | All outputs must be terminated with $50\Omega$ to ground. NOTE 1: Measured from V<sub>DD</sub>/2 of the input to the differential output crossing point. NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions. NOTE 3: This parameter is defined in accordance with JEDEC Standard 65. NOTE 4: Defined as skew between outputs on different devices operating at the same supply voltages and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at the differential cross points. # PARAMETER MEASUREMENT INFORMATION NOTE: All outputs must be terminated with $50\Omega$ to ground. # PART 1 nQx Qx PART 2 nQy Qy tsk(pp) # 3.3V CORE/3.3V OUTPUT LOAD AC TEST CIRCUIT ## **OUTPUT SKEW** # PROPAGATION DELAY ## **OUTPUT DUTY CYCLE/PULSE WIDTH/PERIOD** # OUTPUT RISE/FALL TIME # **APPLICATION INFORMATION** ## RECOMMENDATIONS FOR UNUSED OUTPUT PINS ## **O**UTPUTS: #### **HSTL O**UTPUT All outputs must be terminated with $50\Omega$ to ground. # SCHEMATIC EXAMPLE Figure 2 shows a schematic example of ICS85222-02. In the example, the input is driven by a 7 ohm LVCMOS driver with a series termination. The decoupling capacitor should be physically located near the power pin. For ICS85222-02, the unused output need to be terminated. FIGURE 2. ICS85222-02 HSTL BUFFER SCHEMATIC EXAMPLE # POWER CONSIDERATIONS This section provides information on power dissipation and junction temperature for the ICS85222-02. Equations and example calculations are also provided. #### 1. Power Dissipation. The total power dissipation for the ICS85222-02 is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for $V_{DD} = 3.3V + 5\% = 3.465V$ , which gives worst case results. NOTE: Please refer to Section 3 for details on calculating power dissipated in the load. - Power (core)<sub>MAX</sub> = V<sub>DD MAX</sub> \* I<sub>DD MAX</sub> = 3.465V \* 50mA = 173.25mW - Power (outputs)<sub>MAX</sub> = 73.8mW/Loaded Output pair If all outputs are loaded, the total power is 2 \* 82.3mW = 164.6mW Total Power $_{\text{MAX}}$ (3.465V, with all outputs switching) = 173.25mW + 164.6mW = 337.86mW #### 2. Junction Temperature. Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS™ devices is 125°C. The equation for Tj is as follows: Tj = $\theta_{La}$ \* Pd\_total + T<sub>a</sub> Tj = Junction Temperature $\theta_{\text{\tiny M}}$ = Junction-to-Ambient Thermal Resistance Pd\_total = Total device power dissipation (example calculation is in Section 1 above) T<sub>A</sub> = Ambient Temperature In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance $\theta_{\text{\tiny M}}$ must be used. Assuming a moderate air flow of 200 linear feet per minute and a multi-layer board, the appropriate value is 103.3°C/W per Table 5 below. Therefore, Tj for an ambient temperature of 70°C with all outputs switching is: $70^{\circ}\text{C} + 0.337\text{W} * 103.3^{\circ}\text{C/W} = 104.8^{\circ}\text{C}$ . This is below the limit of $125^{\circ}\text{C}$ . This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow, and the type of board (single layer or multi-layer). Table 5. Thermal Resistance $\theta_{,a}$ for 8-Pin SOIC, Forced Convection # $\theta_{JA}$ by Velocity (Linear Feet per Minute) | | 0 | 200 | 500 | |----------------------------------------------|-----------|-----------|-----------| | Single-Layer PCB, JEDEC Standard Test Boards | 153.3°C/W | 128.5°C/W | 115.5°C/W | | Multi-Layer PCB, JEDEC Standard Test Boards | 112.7°C/W | 103.3°C/W | 97.1°C/W | NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs. #### 3. Calculations and Equations. The purpose of this section is to derive the power dissipated into the load. HSTL output driver circuit and termination are shown in Figure 1. FIGURE 1. HSTL DRIVER CIRCUIT AND TERMINATION To calculate worst case power dissipation into the load, use the following equations which assume a $50\Omega$ load. Pd\_H is power dissipation when the output drives high. Pd\_L is the power dissipation when the output drives low. $$\begin{split} & Pd\_H = (V_{_{OH\_MAX}}/R_{_{L}}) * (V_{_{DD\_MAX}} - V_{_{OH\_MAX}}) \\ & Pd\_L = (V_{_{OL\_MAX}}/R_{_{L}}) * (V_{_{DD\_MAX}} - V_{_{OL\_MAX}}) \end{split}$$ $$Pd_H = (1.4V/50\Omega) * (3.465V - 1.4V) =$$ **57.8mW** $Pd_L = (0.4V/50\Omega) * (3.465V - 0.4V) =$ **24.52mW** Total Power Dissipation per output pair = Pd\_H + Pd\_L = 82.3mW # RELIABILITY INFORMATION Table 6. $\theta_{_{\rm JA}}{\rm vs.}$ Air Flow Table 8 Lead SOIC # $\theta_{A}$ by Velocity (Linear Feet per Minute) 0200500Single-Layer PCB, JEDEC Standard Test Boards153.3°C/W128.5°C/W115.5°C/WMulti-Layer PCB, JEDEC Standard Test Boards112.7°C/W103.3°C/W97.1°C/W NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs. ## TRANSISTOR COUNT The transistor count for ICS85222-02 is: 411 ## PACKAGE OUTLINE - M SUFFIX FOR 8 LEAD SOIC TABLE 7. PACKAGE DIMENSIONS | CVMDOL | Millin | neters | |--------|---------|---------| | SYMBOL | MINIMUM | MAXIMUM | | N | 8 | 8 | | А | 1.35 | 1.75 | | A1 | 0.10 | 0.25 | | В | 0.33 | 0.51 | | С | 0.19 | 0.25 | | D | 4.80 | 5.00 | | E | 3.80 | 4.00 | | е | 1.27 [ | BASIC | | Н | 5.80 | 6.20 | | h | 0.25 | 0.50 | | L | 0.40 | 1.27 | | α | 0° | 8° | Reference Document: JEDEC Publication 95, MS-012 TABLE 8. ORDERING INFORMATION | Part/Order Number | Marking | Package | Shipping Package | Temperature | |-------------------|----------|-------------------------|------------------|-------------| | ICS85222AM-02 | 85222A02 | 8 Lead SOIC | tube | 0°C to 70°C | | ICS85222AM-02T | 85222A02 | 8 Lead SOIC | 2500 tape & reel | 0°C to 70°C | | ICS85222AM-02LF | 5222A02L | 8 Lead "Lead-Free" SOIC | tube | 0°C to 70°C | | ICS85222AM-02LFT | 5222A02L | 8 Lead "Lead-Free" SOIC | 2500 tape & reel | 0°C to 70°C | NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant. The ICS logo is a registered trademark, and HiPerClockS is a trademark of Integrated Circuit Systems, Inc. All other trademarks are the property of their respective owners and may be registered in certain jurisdictions. While the information presented herein has been checked for both accuracy and reliability, Integrated Circuit Systems, Incorporated (ICS) assumes no responsibility for either its use or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications such as those requiring extended temperature range, high reliability, or other extraordinary environmental requirements are not recommended without additional processing by ICS. ICS reserves the right to change any circuitry or specifications without notice. ICS does not authorize or warrant any ICS product for use in life support devices or critical medical instruments. | | REVISION HISTORY SHEET | | | | | | | |-----|------------------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--|--|--| | Rev | Table | Page | Description of Change | Date | | | | | Α | | 5<br>6-7 | Added <i>Schematic Example.</i> Power Considerations - corrected power dissipation in calculations. | 7/24/06 | | | | | 0 | T1 | 1<br>2 | Updated Block Diagram with Pulldown for CLK. Pin Description - changed pin 7 as Pulldown instead of Pullup. Changed note to reflect Pulldown. | 0/40/07 | | | | | В | T2<br>T3B | 2<br>3 | Pin Characteristics - changed Pullup Resistor to Pulldown. LVCMOS DC Characteristics Table - changed $I_{\rm IH}$ from 5µA max. to 150µA max. and changed $I_{\rm IL}$ from -150µA min. to -5µA min. | 9/12/07 | | | | | | | | | | | | | # Innovate with IDT and accelerate your future networks. Contact: www.IDT.com ## **For Sales** 800-345-7015 408-284-8200 Fax: 408-284-2775 ## For Tech Support netcom@idt.com 480-763-2056 #### **Corporate Headquarters** Integrated Device Technology, Inc. 6024 Silver Creek Valley Road San Jose, CA 95138 United States 800 345 7015 +408 284 8200 (outside U.S.) #### Asia Pacific and Japan Integrated Device Technology Singapore (1997) Pte. Ltd. Reg. No. 199707558G 435 Orchard Road #20-03 Wisma Atria Singapore 238877 +65 6 887 5505 #### **Europe** IDT Europe, Limited 321 Kingston Road Leatherhead, Surrey KT22 7TU England +44 (0) 1372 363 339 Fax: +44 (0) 1372 378851