# 16-Kbit (2K x 8) nvSRAM

#### **Features**

- 25 ns, 35 ns and 45 ns Access Times
- "Hands-off" Automatic STORE on Power Down with external 68µF capacitor
- STORE to QuantumTrap® Nonvolatile Elements is initiated by Hardware or Autostore®on Power-down
- RECALL to SRAM Initiated on Power-up
- Infinite READ, WRITE and RECALL Cycles
- 10 mA Typical I<sub>CC</sub> at 200 ns Cycle Time
- 1,000,000 STORE Cycles to QuantumTrap
- 100-Year Data Retention to QuantumTrap
- Single 5V Operation ±10%
- Commercial, Industrial Temperature
- SOIC Package
- RoHS Compliance

## **Functional Description**

The Cypress CY22E016L is a fast static RAM with a nonvolatile element incorporated in each static memory cell. The SRAM can be read and written an infinite number of times, while independent, nonvolatile data resides in Nonvolatile Elements. Data transfers from the SRAM to the Nonvolatile Elements (the STORE operation) can take place automatically on power down. A 68-μF or larger capacitor tied from V<sub>CAP</sub> to ground guarantees the STORE operation, regardless of power-down slew rate or loss of power from "hot swapping". Transfers from the Nonvolatile Elements to the SRAM (the RECALL operation) take place automatically on restoration of power. A hardware STORE may be initiated with the HSB pin.





# **Pin Configurations**



# **Pin Definitions**

| Pin Name                        | I/O Type     | Description                                                                                                                                                                                                                                                                    |
|---------------------------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A <sub>0</sub> -A <sub>10</sub> | Input        | Address Inputs used to select one of the 2,048 bytes of the nvSRAM.                                                                                                                                                                                                            |
| DQ0-DQ7                         | Input/Output | Bidirectional Data I/O lines. Used as input or output lines depending on operation.                                                                                                                                                                                            |
| WE                              | Input        | <b>Write Enable Input, active LOW</b> . When selected L <u>OW</u> , enables data on the I/O pins to be written to the address location latched by the falling edge of CE.                                                                                                      |
| CE                              | Input        | Chip Enable Input, active LOW. When LOW, selects the chip. When HIGH, deselects the chip.                                                                                                                                                                                      |
| ŌE                              | Input        | Output Enable, active LOW. The active LOW OE input enables the data output buffers during read cycles. Deasserting OE HIGH causes the I/O pins to tri-state.                                                                                                                   |
| V <sub>SS</sub>                 | Ground       | Ground for the device. Should be connected to ground of the system.                                                                                                                                                                                                            |
| V <sub>CC</sub>                 | Power Supply | Power Supply inputs to the device.                                                                                                                                                                                                                                             |
| HSB                             | Input/Output | <b>Hardware Store Busy</b> . When low this output indicates a Hardware Store is in progress. When pulled low external to the chip it will initiate a nonvolatile STORE operation. A weak internal pull-up resistor keeps this pin high if not connected. (Connection Optional) |
| V <sub>CAP</sub>                | Power Supply | <b>Autostore</b> <sup>®</sup> <b>Capacitor</b> . Supplies power to nvSRAM during power loss to store data from SRAM to nonvolatile elements.                                                                                                                                   |
| NC                              | No Connect   | No Connects. This pin is not connected to the die                                                                                                                                                                                                                              |



### **Device Operation**

The CY22E016L nvSRAM is made up of two functional components paired in the same physical cell. These are a SRAM memory cell and a nonvolatile QuantumTrap cell. The SRAM memory cell operates as a standard fast static RAM. Data in the SRAM can be transferred to the nonvolatile cell (the STORE operation), or from the nonvolatile cell to SRAM (the RECALL operation). This unique architecture allows all cells to be stored and recalled in parallel. During the STORE and RECALL operations SRAM READ and WRITE operations are inhibited. The CY22E016L supports infinite reads and writes just like a typical SRAM. In addition, it provides infinite RECALL operations from the nonvolatile cells and up to 1 million STORE operations.

### **SRAM Read**

The CY22E016L performs a READ cycle whenever  $\overline{\text{CE}}$  and  $\overline{\text{OE}}$  are low while WE and HSB are high. The address specified on pins  $A_{0-10}$  determines which of the 2,048 data bytes will be accessed. When the READ is initiated by an address transition, the outputs will be valid after a delay of  $t_{AA}$  (READ cycle #1). If the READ is initiated by  $\overline{\text{CE}}$  or  $\overline{\text{OE}}$ , the outputs will be valid at  $t_{ACE}$  or at  $t_{DOE}$ , whichever is later (READ cycle #2). The data outputs will repeatedly respond to address changes within the  $t_{AA}$  access time without the need for transitions on any control input pins, and will remain valid until another address change or until  $\overline{\text{CE}}$  or  $\overline{\text{OE}}$  is brought high, or  $\overline{\text{WE}}$  or HSB is brought low.

### **SRAM Write**

A WRITE cycle is performed whenever  $\overline{\text{CE}}$  and  $\overline{\text{WE}}$  are low and HSB is high. The address inputs must be stable prior to entering the WRITE cycle and must remain stable until either  $\overline{\text{CE}}$  or  $\overline{\text{WE}}$  goes high at the end of the cycle. The data on the common I/O pins I/O<sub>0-7</sub> will be written into the memory if it is valid  $t_{SD}$  before the end of a  $\overline{\text{WE}}$  controlled WRITE or before the end of an  $\overline{\text{CE}}$  controlled WRITE. It is recommended that  $\overline{\text{OE}}$  be kept high during the entire WRITE cycle to avoid data bus contention on common I/O lines. If  $\overline{\text{OE}}$  is left low, internal circuitry will turn off the output buffers  $t_{HZWE}$  after  $\overline{\text{WE}}$  goes low.

### **AutoStore Operation**

During normal AutoStore operation, the CY22E016L will draw current from  $V_{CC}$  to charge a capacitor connected to the  $V_{CAP}$  pin. This stored charge will be used by the chip to perform a single STORE operation. After power up, when the voltage on the  $V_{CAP}$  pin drops below  $V_{SWITCH}$ , the part will automatically disconnect the  $V_{CAP}$  pin from  $V_{CC}$  and initiate a STORE operation.

Figure 1 shows the proper connection of the storage capacitor ( $V_{CAP}$ ) for automatic store operation. A charge storage capacitor having a capacity of between 68 μF and 220 μF (±20%) rated at 6V should be provided.In system power mode both  $V_{CC}$  and  $V_{CAP}$  are connected to the +5V power supply without the 68-μF capacitor. In this mode the AutoStore function of the CY22E016L will operate on the stored system charge as power goes down. The user must, however, guarantee that  $V_{CC}$  does not drop below 3.6V during the



Figure 1. AutoStore® Mode



Figure 2. System Power Mode

If an automatic STORE on power loss is not required, then  $V_{CC}$  can be tied to ground and +5V applied to  $V_{CAP}$ . This is the AutoStore Inhibit mode, in which the AutoStore function is disabled. If the CY22E016L is operated in this configuration, references to  $V_{CC}$  should be changed to  $V_{CAP}$  throughout this data sheet. In this mode, STORE operations may be triggered with the HSB pin. It is not permissible to change between these three options "on the fly".





Figure 3. AutoStore Inhibit Mode

In order to prevent unneeded STORE operations, automatic STOREs as well as those initiated by externally driving HSB low will be ignored unless at least one WRITE operation has taken place since the most recent STORE or RECALL cycle. An optional pull-up resistor is shown connected to HSB. This can be used to signal the system that the AutoStore cycle is in progress.

# Hardware STORE (HSB) Operation

The CY22E016L provides the  $\overline{\text{HSB}}$  pin for controlling and acknowledging the STORE operations. The  $\overline{\text{HSB}}$  pin can be used to request a hardware STORE cycle. When the  $\overline{\text{HSB}}$  pin is driven low, the CY22E016L will conditionally initiate a STORE operation after t<sub>DELAY</sub>. An actual STORE cycle will only begin if a WRITE to the SRAM took place since the last STORE or RECALL cycle. The  $\overline{\text{HSB}}$  pin also acts as an open drain driver that is internally driven low to indicate a busy condition while the STORE (initiated by any means) is in progress.

SRAM\_READ and WRITE operations that are in progress when HSB is driven low by any means are given time to complete before the STORE operation is initiated. After HSB goes low, the CY22E016L will continue SRAM operations for tDELAY. During tDELAY, multiple SRAM READ operations may take place. If a WRITE is in progress when HSB is pulled low it will be allowed a time, tDELAY, to complete. However, any SRAM WRITE cycles requested after HSB goes low will be inhibited until HSB returns high.

The  $\overline{\text{HSB}}$  pin can be used to synchronize multiple CY22E016L while using a single larger capacitor. To operate in this mode the  $\overline{\text{HSB}}$  pin should be connected together to the  $\overline{\text{HSB}}$  pins from the other CY22E016L. An external pull-up resistor to +5V is required since  $\overline{\text{HSB}}$  acts as an open-drain pull-down. The V<sub>CAP</sub> pins from the other CY22E016L parts can be tied together and share a single capacitor. The capacitor size must

be scaled by the number of devices connected to it. When any one of the CY22E016L detects a power loss and asserts HSB, the common HSB pin will cause all parts to request a STORE cycle (a STORE will take place in those CY22E016L that have been written since the last nonvolatile cycle).

During any STORE operation, regardless of how it was initiated, the CY22E016L will continue to drive the HSB pin low, releasing it only when the STORE is complete. Upon completion of the STORE operation the CY22E016L will remain disabled until the HSB pin returns high.

If HSB is not used, it should be left unconnected.

### **Hardware RECALL (Power-up)**

During power-up, or after any low-power condition ( $V_{CC} < V_{SWITCH}$ ), an internal RECALL request will be latched. When  $V_{CC}$  once again exceeds the sense voltage of  $V_{SWITCH}$ , a RECALL cycle will automatically be initiated and will take  $t_{HRECALL}$  to complete.

#### **Data Protection**

The CY22E016L protects data from corruption during low-voltage conditions by inhibiting all externally initiated STORE and WRITE operations. The low voltage condition is detected when  $V_{CC} \leq V_{SWITCH}$ . If the CY22E016L is in a WRITE mode (both  $\overline{CE}$  and  $\overline{WE}$  low) at power-up, after a RECALL, or after a STORE, the WRITE will be inhibited until a negative transition on  $\overline{CE}$  or  $\overline{WE}$  is detected. This protects against inadvertent writes during power-up or brown-out conditions.

### **Noise Considerations**

The CY22E016L is a high-speed memory and so must have a high-frequency bypass capacitor of approximately 0.1  $\mu F$  connected between  $V_{CC}$  and  $V_{SS}$ , using leads and traces that are as short as possible. As with all high-speed CMOS ICs, careful routing of power, ground, and signals will reduce circuit noise.

### Low Average Active Power

CMOS technology provides the CY22E016L the benefit of drawing significantly less current when it is cycled at times longer than 50 ns. *Figure 4* shows the relationship between  $I_{CC}$  and READ/WRITE cycle time. Worst-case current consumption is shown for both CMOS and TTL input levels (commercial temperature range, VCC = 5.5V, 100% duty cycle on chip enable). Only standby current is drawn when the chip is disabled. The overall average current drawn by the CY22E016L depends on the following items:

- 1. The duty cycle of chip enable.
- 2. The overall cycle rate for accesses.
- 3. The ratio of READs to WRITEs.
- 4. CMOS vs. TTL Input Levels.
- 5. The operating temperature.
- 6. The V<sub>CC</sub> level.
- 7. I/O loading.



# **Preventing STOREs**

The STORE function can be disabled on the fly by holding  $\overline{\text{HSB}}$  high with a driver capable of sourcing 30 mA at a V<sub>OH</sub> of at least 2.2V, as it will have to overpower the internal pull-down device that drives  $\overline{\text{HSB}}$  low for 20 ns at the onset of a STORE.

When the CY22E016L is connected for AutoStore operation (system  $V_{CC}$  connected to  $V_{CC}$  and a 68  $\mu\text{F}$  capacitor on  $V_{CAP})$  and  $V_{CC}$  crosses  $V_{SWITCH}$  on the way down, the CY22E016L will attempt to pull HSB low; if HSB doesn't actually get below  $V_{IL},$  the part will stop trying to pull HSB low and abort the STORE attempt.

**Table 1. Hardware Mode Selection** 

| CE | WE | HSB | A10-A0 | Mode                  | I/O           | Power            |
|----|----|-----|--------|-----------------------|---------------|------------------|
| Н  | X  | Н   | X      | Not Selected          | Output High-Z | Standby          |
| L  | Н  | Н   | X      | Read SRAM             | Output Data   | Active           |
| L  | L  | Н   | X      | Write SRAM            | Input Data    | Active           |
| X  | Х  | L   | Х      | Non-Volatile<br>STORE | Output High-Z | I <sub>CC2</sub> |



Figure 4. Current vs. Cycle Time (READ)



Figure 5. Current vs. Cycle Time (WRITE)



# **Maximum Ratings**

(Above which the useful life may be impaired. For user guide-lines, not tested.) Storage Temperature .......-65°C to +150°C Ambient Temperature with Power Applied ......-55°C to +125°C Supply Voltage on  $V_{CC}$  Relative to GND.......-0.5V to 7.0V Voltage Applied to Outputs in High-Z State .....-0.5V to  $V_{CC}$  + 0.5V Input Voltage .....-0.5V to  $V_{CC}$  + 0.5V Transient Voltage (<20 ns) on

Any Pin to Ground Potential.....-0.5V to V<sub>CC</sub> + 2.0V

| Package Power Dissipation<br>Capability (T <sub>A</sub> = 25°C) | 1.0W     |
|-----------------------------------------------------------------|----------|
| Surface Mount Lead Soldering Temperature (3 Seconds)            | +260°C   |
| Output Short Circuit Current [1]                                | 15 mA    |
| Static Discharge Voltage(per MIL-STD-883, Method 3015)          | > 2001V  |
| Latch-up Current                                                | > 200 mA |

# **Operating Range**

| Range      | Ambient Temperature | V <sub>CC</sub> |
|------------|---------------------|-----------------|
| Commercial | 0°C to +70°C        | 4.5V to 5.5V    |
| Industrial | -40°C to +85°C      |                 |

# **DC Electrical Characteristics** Over the Operating Range ( $V_{CC} = 4.5V$ to 5.5V) [2]

| Parameter        | Description                                                       | Test Conditions                                                                                                                                                                               |                       | Min.           | Min. Max. U           |                |  |  |
|------------------|-------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|----------------|-----------------------|----------------|--|--|
| I <sub>CC1</sub> | Average V <sub>CC</sub> Current                                   | $t_{RC}$ = 25 ns $t_{RC}$ = 35 ns $t_{RC}$ = 45 ns Dependent on output loading and cycle rate. Values obtained without output loads. $t_{OUT}$ = 0mA.                                         | Commercial Industrial |                | 85<br>75<br>65<br>75  | mA<br>mA<br>mA |  |  |
| I <sub>CC2</sub> | Average V <sub>CC</sub> Current during STORE                      | All Inputs Don't Care, V <sub>CC</sub> = Max.<br>Average current for duration t <sub>STORE</sub>                                                                                              |                       |                | 3                     | mA             |  |  |
| I <sub>CC3</sub> | Average $V_{CC}$ Current at $t_{AVAV}$ = 200 ns, 5V, 25°C typical | WE > (V <sub>CC</sub> - 0.2). All other inputs cycling. Dependent on output loading and cycle rate. Value without output loads.                                                               | es obtained           |                | 10                    | mA             |  |  |
| I <sub>CC4</sub> |                                                                   | All Inputs Don't Care, V <sub>CC</sub> = Max.<br>Average current for duration t <sub>STORE</sub>                                                                                              |                       |                | 2                     | mA             |  |  |
| I <sub>SB</sub>  | V <sub>CC</sub> Standby Current                                   | $\overline{\text{CE}}$ > (V <sub>CC</sub> - 0.2). All others V <sub>IN</sub> < 0.2V or > (V <sub>CC</sub> - Standby current level after nonvolatile cycle is con Inputs are static. f = 0MHz. |                       |                | 2.5                   | mA             |  |  |
| I <sub>ILK</sub> | Input Leakage Current                                             | $V_{CC} = Max., V_{SS} \le V_{IN} \le V_{CC}$                                                                                                                                                 |                       | -1             | +1                    | μА             |  |  |
| I <sub>OLK</sub> | Off-State Output<br>Leakage Current                               | $\frac{V_{CC}}{CE} = \frac{Ma}{N}$ $V_{SS} \le V_{IN} \le V_{CC}$ ,                                                                                                                           |                       | -5             | +5                    | μА             |  |  |
| V <sub>IH</sub>  | Input HIGH Voltage                                                |                                                                                                                                                                                               |                       | 2.2            | V <sub>CC</sub> + 0.5 | V              |  |  |
| $V_{IL}$         | Input LOW Voltage                                                 |                                                                                                                                                                                               |                       | $V_{SS} - 0.5$ | 0.8                   | V              |  |  |
| V <sub>OH</sub>  | Output HIGH Voltage                                               | I <sub>OUT</sub> = -4 mA except HSB                                                                                                                                                           |                       | 2.4            |                       | V              |  |  |
| $V_{OL}$         | Output LOW Voltage                                                | I <sub>OUT</sub> = 8 mA except HSB                                                                                                                                                            |                       |                | 0.4                   | V              |  |  |
| $V_{BL}$         | Logic "0" on HSB                                                  | I <sub>OUT</sub> = 3 mA                                                                                                                                                                       |                       |                | 0.4                   | V              |  |  |

### Capacitance [3]

| Parameter        | Description        | Test Conditions                        | Max. | Unit |
|------------------|--------------------|----------------------------------------|------|------|
| C <sub>IN</sub>  | Input Capacitance  | $T_A = 25^{\circ}C$ , $f = 1$ MHz,     | 8    | pF   |
| C <sub>OUT</sub> | Output Capacitance | $V_{CC} = 0 \text{ to } 3.0 \text{ V}$ | 7    | pF   |

#### Notes:

- Outputs shorted for no more than one second. No more than one output shorted at a time.
- 2. Typical conditions for the Active Current shown on the front page of the data sheet are average values at 25°C (room temperature), and V<sub>CC</sub> = 5V. Not 100% tested.
- 3. These parameters are guaranteed but not tested.



# Thermal Resistance [3]

| Parameter         | Description                              | Test Conditions                                                                                                | 28-SOIC | Unit |
|-------------------|------------------------------------------|----------------------------------------------------------------------------------------------------------------|---------|------|
| $\Theta_{JA}$     | Thermal Resistance (Junction to Ambient) | Test conditions follow standard test methods and procedures for measuring thermal impedance, per EIA / JESD51. | TBD     | °C/W |
| $\Theta_{\sf JC}$ | Thermal Resistance (Junction to Case)    |                                                                                                                | TBD     | °C/W |

# **AC Test Loads**



# **AC Test Conditions**

| Input Pulse Levels0 \                    | / to 3 V           |
|------------------------------------------|--------------------|
| Input Rise and Fall Times (10% - 90%)    | . <u>&lt;</u> 5 ns |
| Input and Output Timing Reference Levels | 15 V               |



# **AC Switching Characteristics**

| Para                            | meter             |                                   | 25ns | s part | 35ns | part | 45ns | part |      |
|---------------------------------|-------------------|-----------------------------------|------|--------|------|------|------|------|------|
| Cypress<br>Parameter            | Alt.<br>Parameter | Description                       | Min. | Max.   | Min. | Max. | Min. | Max. | Unit |
| SRAM Read                       | d Cycle           |                                   |      |        |      |      |      |      |      |
| t <sub>ACE</sub>                | t <sub>ACS</sub>  | Chip Enable Access Time           |      | 25     |      | 35   |      | 45   | ns   |
| t <sub>RC</sub> [4]             | t <sub>RC</sub>   | Read Cycle Time                   | 25   |        | 35   |      | 45   |      | ns   |
| t <sub>AA</sub> <sup>[5]</sup>  | t <sub>AA</sub>   | Address Access Time               |      | 25     |      | 35   |      | 45   | ns   |
| t <sub>DOE</sub>                | t <sub>OE</sub>   | Output Enable to Data Valid       |      | 10     |      | 15   |      | 20   | ns   |
| t <sub>OHA</sub> <sup>[5]</sup> | t <sub>OH</sub>   | Output Hold After Address Change  | 5    |        | 5    |      | 5    |      | ns   |
| t <sub>LZCE</sub> [6]           | $t_{LZ}$          | Chip Enable to Output Active      | 5    |        | 5    |      | 5    |      | ns   |
| t <sub>HZCE</sub> [6]           | $t_{HZ}$          | Chip Disable to Output Inactive   |      | 10     |      | 13   |      | 15   | ns   |
| t <sub>LZOE</sub> [6]           | t <sub>OLZ</sub>  | Output Enable to Output Active    | 0    |        | 0    |      | 0    |      | ns   |
| t <sub>HZOE</sub> [6]           | t <sub>OHZ</sub>  | Output Disable to Output Inactive |      | 10     |      | 13   |      | 15   | ns   |
| t <sub>PU</sub> [3]             | t <sub>PA</sub>   | Chip Enable to Power Active       | 0    |        | 0    |      | 0    |      | ns   |
| t <sub>PD</sub> [3]             | t <sub>PS</sub>   | Chip Disable to Power Standby     |      | 25     |      | 35   |      | 45   | ns   |
| SRAM Write                      | e Cycle           |                                   |      |        |      |      |      |      |      |
| t <sub>WC</sub>                 | t <sub>WC</sub>   | Write Cycle Time                  | 25   |        | 35   |      | 45   |      | ns   |
| t <sub>PWE</sub>                | t <sub>WP</sub>   | Write Pulse Width                 | 20   |        | 25   |      | 30   |      | ns   |
| t <sub>SCE</sub>                | t <sub>CW</sub>   | Chip Enable To End of Write       | 20   |        | 25   |      | 30   |      | ns   |
| t <sub>SD</sub>                 | t <sub>DW</sub>   | Data Set-Up to End of Write       | 10   |        | 12   |      | 15   |      | ns   |
| t <sub>HD</sub>                 | t <sub>DH</sub>   | Data Hold After End of Write      | 0    |        | 0    |      | 0    |      | ns   |
| t <sub>AW</sub>                 | t <sub>AW</sub>   | Address Set-Up to End of Write    | 20   |        | 25   |      | 30   |      | ns   |
| t <sub>SA</sub>                 | t <sub>AS</sub>   | Address Set-Up to Start of Write  | 0    |        | 0    |      | 0    |      | ns   |
| t <sub>HA</sub>                 | t <sub>WR</sub>   | Address Hold After End of Write   | 0    |        | 0    |      | 0    |      | ns   |
| t <sub>HZWE</sub> [6,7]         | t <sub>WZ</sub>   | Write Enable to Output Disable    |      | 10     |      | 13   |      | 14   | ns   |
| t <sub>LZWE</sub> [6]           | t <sub>OW</sub>   | Output Active after End of Write  | 5    |        | 5    |      | 5    |      | ns   |

# **AutoStore/Power-Up RECALL**

|                          |                                     | CY22I | CY22E016L |      |  |
|--------------------------|-------------------------------------|-------|-----------|------|--|
| Parameter                | Description                         | Min.  | Max.      | Unit |  |
| t <sub>HRECALL</sub> [8] | Power-Up RECALL Duration            |       | 550       | μS   |  |
| STORE [9]                | STORE Cycle Duration                |       | 10        | ms   |  |
| DELAY                    | Time allowed to complete SRAM Cycle | 1     |           | μS   |  |
| √ <sub>SWITCH</sub>      | Low Voltage Trigger Level           | 4.0   | 4.5       | V    |  |
| V <sub>RESET</sub>       | Low Voltage Reset Level             |       | 3.6       | V    |  |

- Notes:

  4. WE must be HIGH during SRAM Read Cycles.

  5. Device is continuously selected with CE and OE both Low.

  6. Measured ±200 mV from steady state output voltage.

  7. If WE is Low when CE goes Low, the outputs remain in the high-impedance state.

  8. t<sub>HRECALL</sub> starts from the time V<sub>CC</sub> rises above V<sub>SWITCH</sub>.

  9. If an SRAM Write has not taken place since the last non-volatile cycle, no STORE will take place.



# **Hardware STORE Cycle**

|                           |                                     | CY22 | E016L |      |
|---------------------------|-------------------------------------|------|-------|------|
| Parameter                 | Description                         | Min  | Max   | Unit |
| t <sub>STORE</sub> [6]    | STORE Cycle Duration                |      | 10    | ms   |
| t <sub>DELAY</sub> [10]   | Time allowed to complete SRAM Cycle | 1    |       | μS   |
| t <sub>RESTORE</sub> [11] | Hardware STORE High to Inhibit Off  |      | 700   | ns   |
| t <sub>HLHX</sub>         | Hardware STORE Pulse Width          | 15   |       | ns   |
| t <sub>HLBL</sub>         | Hardware STORE Low to STORE Busy    |      | 300   | ns   |

# **Switching Waveforms**



Figure 6. SRAM Read Cycle #1: Address Controlled [4, 5, 12]



Figure 7. SRAM Read Cycle #2:  $\overline{\text{CE}}$  Controlled [4,12]

- 10. Read and Write cycles in progress before HSB are given this amount of time to complete.

  11. t<sub>RESTORE</sub> is only applicable after t<sub>STORE</sub> is complete.

  12. HSB must remain HIGH during READ and WRITE cycles.



# Switching Waveforms (continued)



Figure 8. SRAM Write Cycle #1: WE Controlled [12,13]



Figure 9. SRAM Write Cycle #2: CE Controlled

Note:

13.  $\overline{\text{CE}}$  or  $\overline{\text{WE}}$  must be > V<sub>IH</sub> during address transitions.



# Switching Waveforms (continued)



Figure 10. AutoStore/Power-Up RECALL



# Switching Waveforms (continued)



Figure 11. Hardware STORE Cycle

# PART NUMBERING NOMENCLATURE





### **Ordering Information**

| Speed<br>(ns) | Ordering Code     | Package<br>Name | Package Type | Operating<br>Range |
|---------------|-------------------|-----------------|--------------|--------------------|
| 25            | CY22E016L-SZ25XCT | 51-85026        | 28-pin SOIC  | Commercial         |
| 35            | CY22E016L-SZ35XCT | 51-85026        | 28-pin SOIC  | Commercial         |
| 35            | CY22E016L-SZ35XIT | 51-85026        | 28-pin SOIC  | Industrial         |
| 45            | CY22E016L-SZ45XCT | 51-85026        | 28-pin SOIC  | Commercial         |

All of the above mentioned parts are of "Lead-Free" type.

### Package Diagrams

### 28-pin (300-Mil) Molded SOIC (51-85026)



AutoStore and QuantumTrap are registered trademarks of Simtek Corporation.All products and company names mentioned in this document are the trademarks of their respective holders.

Document #: 001-06727 Rev. \*C

Page 13 of 14



# **Document History Page**

| Document Title: CY22E016L 16-Kbit (2K x 8) nvSRAM Document Number: 001-06727 |         |               |                    |                                                                                                                                                                                                                                                                             |
|------------------------------------------------------------------------------|---------|---------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| REV.                                                                         | ECN NO. | Issue<br>Date | Orig. of<br>Change | Description of Change                                                                                                                                                                                                                                                       |
| **                                                                           | 427789  | See ECN       | TUP                | New Data Sheet                                                                                                                                                                                                                                                              |
| *A                                                                           | 437321  | See ECN       | TUP                | Show Data Sheet on external Web                                                                                                                                                                                                                                             |
| *B                                                                           | 472053  | See ECN       | TUP                | Updated Part Numbering Nomenclatue and Ordering Information                                                                                                                                                                                                                 |
| *C                                                                           | 503290  | See ECN       | PCI                | Converted from Advance to Preliminary Changed the term "Unlimited" to "Infinite" Removed Industrial Grade mention Corrected V <sub>IL</sub> min. spec from (V <sub>CC</sub> - 0.5) to (V <sub>SS</sub> - 0.5) Updated Part Nomenclature Table and Ordering InformationTable |