### **Freescale Semiconductor** Data Sheet: Advance Information Document Number: MCF51JM128 Rev. 0, 01/2008 # MCF51JM128 # MCF51JM128 ColdFire Microcontroller The MCF51JM128 is a member of the ColdFire<sup>®</sup> family of 32-bit reduced instruction set computing (RISC) microprocessors. This document provides an overview of the MCF51JM128 series, focusing on its highly integrated and diverse feature set. The MCF51JM128 series is based on the V1 ColdFire core and operates at processor core speeds up to 50.33 MHz. As part of Freescale's Controller Continuum<sup>®</sup>, it is an ideal upgrade for designs based on the MC9S08JM60 series of 8-bit microcontrollers. The MCF51JM128 features the following functional units: - V1 ColdFire core with background debug module - Up to 128 KBytes of flash memory - Up to 16 Kbytes of static RAM (SRAM) - Multipurpose clock generator (MCG) - Dual-role Universal Serial Bus On-The-Go device (USBOTG) - Controller-area network (MSCAN) - Cryptographic acceleration unit (CAU) - Random number generator accelerator (RNGA) - Analog comparators (ACMP) - Analog-to-digital converter (ADC) with up to 12 channels - Two Inter-integrated circuit (IIC) modules - Two serial peripheral interfaces (SPI) - Two serial communications interfaces (SCI) - Carrier modulation timer (CMT) - Eight-channel timer/pulse-width modulators (TPM) - Real-time counter (RTC) - 66 general-purpose input/output (GPIO) modules plus Interrupt request input - Eight keyboard interrupts (KBI) - 16-bit Rapid GPIO This document contains information on a product under development. Freescale reserves the right to change or discontinue this product without notice. © Freescale Semiconductor, Inc., 2008. All rights reserved. # **Table of Contents** | 2 | MCF51JM128 Family Configurations 3 1.1 Device Comparison 3 1.2 Block Diagram 4 1.3 Features 4 1.3.1 Feature List 5 1.4 Part Numbers 8 1.5 Pinouts and Packaging 9 Preliminary Electrical Characteristics 14 2.1 Parameter Classification 14 | $ \begin{array}{llllllllllllllllllllllllllllllllllll$ | |----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | <ul> <li>2.2 Absolute Maximum Ratings</li></ul> | Figure 19.SPI Master Timing (CPHA = 1) 35 Figure 20.SPI Slave Timing (CPHA = 0) 36 Figure 21.SPI Slave Timing (CPHA = 1) 36 List of Tables | | | 2.6 Supply Current Characteristics .23 2.7 Analog Comparator (ACMP) Electricals .26 2.8 ADC Characteristics .26 2.9 External Oscillator (XOSC) Characteristics .29 2.10 MCG Specifications .30 2.11 AC Characteristics .31 | Table 1. MCF51JM128 Series Device Comparison | | | 2.11.1 Control Timing .32 2.11.2 Timer/PWM (TPM) Module Timing .33 2.11.3 MSCAN .33 2.12 SPI Characteristics .34 2.13 Flash Specifications .37 | Table 7. Thermal Characteristics.15Table 8. ESD and Latch-up Test Conditions16Table 9. ESD and Latch-Up Protection Characteristics.17Table 10.DC Characteristics.17Table 11. Supply Current Characteristics.23 | | 3 | 2.14 USB Electricals .37 2.15 EMC Performance .38 2.15.1 Radiated Emissions .38 2.15.2 Conducted Transient Susceptibility .38 Mechanical Outline Drawings .40 | Table 12. Analog Comparator Electrical Specifications | | 4 | 3.1 80-pin LQFP | -40 to 105×C Ambient) 29 Table 16.MCG Frequency Specifications (Temperature Range = -4 to 125×C Ambient) 30 Table 17.Control Timing 32 Table 18.TPM Input Timing 33 | | Lis | st of Figures | Table 19.MSCAN Wake-up Pulse Characteristics | | Fi<br>Fi<br>Fi<br>Fi<br>Fi<br>Fi<br>Fi | igure 1. MCF51JM128 Block Diagram | Table 21.Flash Characteristics | 3 # 1 MCF51JM128 Family Configurations # 1.1 Device Comparison The MCF51JM128 series consists of two devices. These are compared in Table 1. Table 1. MCF51JM128 Series Device Comparison | Feature | | ICF51JM1 | 28 | MCF51JM64 | | | | | |---------------------------------------------------------------|--------|----------|--------|-----------|--------|----------|--|--| | reature | 80-pin | 64-pin | 44-pin | 80-pin | 64-pin | 44-pin | | | | Flash memory size (Kbytes) | | 128 | 1 | | 64 | <u> </u> | | | | RAM size (Kbytes) | | 16 | | | 8 | | | | | V1 ColdFire core with BDM (background debug module) | | | Y | es | | | | | | ACMP (analog comparator) | | | Y | es | | | | | | ADC (analog-to-digital converter) channels (12-bit) | 1 | 12 | 8 | 1 | 2 | 8 | | | | CAN (controller area network) | Y | 'es | No | Ye | es | No | | | | CAU (cryptographic acceleration unit) | Yes | No | No | Yes | No | No | | | | CMT (carrier modulator timer) | | -II | Y | es | l . | l. | | | | COP (computer operating properly) | | | Y | es | | | | | | IIC1 (inter-integrated circuit) | | | Y | es | | | | | | IIC2 | Yes | N | 10 | Yes | N | lo | | | | IRQ (interrupt request input) | Yes | | | | | | | | | KBI (keyboard interrupts) | 8 | 8 | 6 | 8 | 8 | 6 | | | | LVD (low-voltage detector) | | <u>-</u> | Y | es | | | | | | MCG (multipurpose clock generator) | | | Y | es | | | | | | Port I/O <sup>1</sup> | 66 | 51 | 33 | 66 | 51 | 33 | | | | RGPIO (rapid general-purpose I/O) | 16 | 6 | 0 | 16 | 6 | 0 | | | | RNGA (random number generator accelerator) | | <u> </u> | Y | es | | | | | | RTC (real-time counter) | | | Y | es | | | | | | SCI1 (serial communications interface) | Yes | | | | | | | | | SCI2 | Yes | | | | | | | | | SPI1 (serial peripheral interface) | | | Y | es | | | | | | SPI2 | Yes | | | | | | | | | TPM1 (timer/pulse-width modulator) channels | 6 | 6 | 4 | 6 | 6 | 4 | | | | TPM2 channels | 2 | | | | | | | | | USB On-The-Go (Dual-role OTG device with on-chip transceiver) | Yes | | | | | | | | | XOSC (crystal oscillator) | | | Y | es | | | | | | | | | | | | | | | <sup>&</sup>lt;sup>1</sup> Up to 16 pins on Ports A, H, and J are shared with the ColdFire Rapid GPIO module. ### 1.2 Block Diagram Figure 1 shows the connections between the MCF51JM128 series pins and modules. Figure 1. MCF51JM128 Block Diagram ### 1.3 Features Table 2 describes the functional units of the MCF51JM128 series. MCF51JM128 ColdFire Microcontroller, Rev. 0 Table 2. MCF51JM128 Series Functional Units | Unit | Function | |-----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------| | CF1CORE (V1 ColdFire core) | Executes programs and interrupt handlers | | BDM (background debug module) | Provides a single-pin debugging interface (part of the V1 ColdFire core) | | DBG (debug) | Provides debugging and emulation capabilities (part of the V1 ColdFire core) | | SYSCTL (system control) | Provides LVD, COP, external interrupt request, and so on | | FLASH (flash memory) | Provides storage for program code and constants | | RAM (random-access memory) | Provides storage for program code, constants, and variables | | RGPIO (rapid general-purpose input/output) | Allows I/O port access at CPU clock speeds | | VREG (voltage regulator) | Controls power management throughout the device | | USBOTG (USB On-The-Go) | Supports the USB On-The-Go dual-role controller | | ADC (analog-to-digital converter) | Measures analog voltages at up to 12 bits of resolution | | TPM1, TPM2 (timer/pulse-width modulators) | Provide a variety of timing-based features | | CF1_INTC (interrupt controller) | Controls and prioritizes all device interrupts | | CAU (cryptographic acceleration unit) | Co-processor support DES, 3DES, AES, MD5, and SHA-1 | | RNGA (random number generator accelerator) | 32-bit random number generator that complies with FIPS-140 | | RTC (real-time counter) | Provides a constant-time base with optional interrupt | | ACMP (analog comparator) | Compares two analog inputs | | CMT (carrier modulator timer) | Infrared output used for the Remote Controller | | IIC1, IIC2 (inter-integrated circuits) | Supports the standard IIC communications protocol | | KBI (keyboard interrupt) | Provides pin interrupt capabilities | | MCG (multipurpose clock generator) | Provides clocking options for the device, including a phase-locked loop (PLL) and frequency-locked loop (FLL) for multiplying slower reference clock sources | | XOSC (crystal oscillator) | Supports low/high range crystals | | CAN (controller area network) | Supports standard CAN communications protocol | | SCI1, SCI2 (serial communications interfaces) | Serial communications UARTs that can support RS-232 and LIN protocols | | SPI1, SPI2 (serial peripheral interfaces) | Provide a 4-pin synchronous serial interface | ### 1.3.1 Feature List - 32-Bit Version 1 ColdFire® Central Processor Unit (CPU) - Up to 50.33 MHz at 2.7 V 5.5 V - Performance (Dhrystone 2.1): - 0.94 Dhrystone 2.1 MIPS per MHz when running from internal RAM - 0.76 Dhrystone 2.1 MIPS per MHz when running from flash - Implements Instruction Set Revision C (ISA\_C) - Supports up to 30 peripheral interrupt requests and seven software interrupts - On-chip memory #### MCF51JM128 ColdFire Microcontroller, Rev. 0 #### MCF51JM128 Family Configurations - Up to 128 KBytes Flash memory with read/program/erase over full operating voltage and temperature range - Up to 16 KBytes static random access memory (RAM) - Security circuitry to prevent unauthorized access to RAM and flash contents - · Power-saving modes - Two low-power stop plus wait modes - Peripheral clock enable register can disable clocks to unused modules, thereby reducing currents; this behavior allows clocks to remain enabled to specific perhipherals in Stop3 mode - Very lower power real-time counter for use in run, wait, and stop modes with internal and external clock sources - Four Clock Source Options - Oscillator (XOSC) Loop-control Pierce oscillator; crystal or ceramic resonator range of 31.25 kHz to 38.4 kHz or 1 MHz to 16 MHz - FLL/PLL controlled by internal or external reference - Trimmable internal reference allows 0.2% resolution and 2% deviation - System protection features - Watchdog computer operating properly (COP) reset with option to run from dedicated 1 kHz internal clock source or bus clock - Low-voltage detection with reset or interrupt; selectable trip points - Illegal opcode and illegal address detection with programmable reset or exception response - Flash block protection - Debug support - Single-wire Background debug interface - 4 Program Counters plus two address (optional data) breakpoint registers with programmable 1- or 2-level trigger response - 64-entry processor status and debug data trace buffer with programmable start/stop conditions - Universal Serial Bus (USB) On-The-Go dual-role controller - Full-speed USB device controller - Fully compliant with USB specification 1.1 and 2.0 - 16 bidirectional endpoints, with double buffering to provide the maximum throughput - Supports control, bulk, interrupt, and isochronous endpoints - Supports bus-powered capability with low-power consumption - Full-speed / low-speed host controller - Host mode allows control, bulk, interrupt, and isochronous transfers - OTG protocol logic - On-chip USB transceiver - On-chip 3.3 V USB regulator and pull-up/down resistors save system cost - Controller area network (MSCAN) - Implementation of the CAN protocol Version 2.0A/B - Five receive buffers with FIFO storage scheme - Three transmit buffers with internal prioritization using a "local priority" concept - Flexible maskable identifier filter programmable as 2x32-bit, 4x16-bit, or 8x8-bit - Programmable wakeup functionality with integrated low-pass filter - Programmable loopback mode supports self-test operation - Programmable bus-off recovery functionality - Internal timer for time-stamping of received and transmitted messages - Cryptographic acceleration unit (CAU) - Co-processor support of DES, 3DES, AES, MD5, and SHA-1 MCF51JM128 ColdFire Microcontroller, Rev. 0 - Only available on MCF51JM128EVLK - Random number generator accelerator (RNGA) - 32-bit random number generator that complies with FIPS-140 - Analog-to-digital converter (ADC) - 12-channel, 12-bit resolution - Output formatted in 12-, 10-, or 8-bit right-justified format - Single or continuous conversion, and selectable asynchronous hardware conversion trigger - Operation in Stop3 mode - Automatic compare function - Internal temperature sensor - Analog comparators (ACMP) - Selectable interrupt on rising edge, falling edge, or either rising or falling edges of comparator output - Option to compare to fixed internal bandgap reference voltage - Option to route output to TPM module - Operation in Stop3 mode - Inter-integrated circuit (IIC) - Up to 100 kbps with maximum bus loading - Multi-master operation - Programmable slave address - Supports broadcast mode and 10-bit address extension - Serial communications interfaces (SCI) - Two SCIs with full-duplex, non-return-to-zero (NRZ) format - LIN master extended break generation - LIN slave extended break detection - Programmable 8-bit or 9-bit character length - Wake up on active edge - Serial peripheral interfaces (SPI) - Two serial peripheral interfaces with full-duplex or single-wire bidirectional - Double-buffered transmit and receive - Programmable transmit bit rate, phase, polarity, and Slave Select output - MSB-first or LSB-first shifting - Timer/pulse width modulator (TPM) - 16-bit free-running or modulo up/down count operation - Up to eight channels, where each channel can be an input capture, output compare, or edge-aligned PWM - One interrupt per channel plus terminal count interrupt - RTC - 8-bit modulus counter with binary- or decimal-based prescaler - External clock source for precise time base, time-of-day, calendar or task scheduling functions - Free running on-chip low power oscillator (1 kHz) for cyclic wake-up without external components - Carrier modulator timer (CMT) - carrier generator, modulator, and transmitter drive the infrared out (IRO) pin - operation in independent high/low time control, baseband, FSK, and direct IRO control modes - Input/Output - 66 GPIOs, 1 input-only pin, and 1 output-only pin - Eight keyboard interrupt pins with selectable polarity MCF51JM128 ColdFire Microcontroller, Rev. 0 #### MCF51JM128 Family Configurations - Hysteresis and configurable pull-up device on all input pins; configurable slew rate and drive strength on all output pins - 16 bits of Rapid GPIO connected to the processor's local 32-bit platform bus with set, clear, and faster toggle functionality - 16 bits of high-speed GPIO functionality ### 1.4 Part Numbers **Table 3. Orderable Part Number Summary** | Freescale Part<br>Number | Description | Flash / SRAM<br>(Kbytes) | Package | Temperature | |--------------------------|------------------------------------------------------|--------------------------|---------|----------------| | MCF51JM64VLK | MCF51JM64 ColdFire Microcontroller | 64 / 8 | 80 LQFP | -40 to +105 °C | | MCF51JM64VLH | MCF51JM64 ColdFire Microcontroller | 64 / 8 | 64 LQFP | -40 to +105 °C | | MCF51JM64VQH | MCF51JM64 ColdFire Microcontroller | 64 / 8 | 64 QFP | -40 to +105 °C | | MCF51JM64VLD | MCF51JM64 ColdFire Microcontroller | 64 / 8 | 44 LQFP | -40 to +105 °C | | MCF51JM123EVLK | MCF51JM128 ColdFire Microcontroller with CAU Enabled | 128 / 16 | 80 LQFP | −40 to +105 °C | | MCF51JM128VLK | MCF51JM128 ColdFire Microcontroller | 128 / 16 | 80 LQFP | -40 to +105 °C | | MCF51JM128VLH | MCF51JM128 ColdFire Microcontroller | 128 / 16 | 64 LQFP | -40 to +105 °C | | MCF51JM128VQH | MCF51JM128 ColdFire Microcontroller | 128 / 16 | 64 QFP | -40 to +105 °C | | MCF51JM128VLD | MCF51JM128 ColdFire Microcontroller | 128 / 16 | 44 LQFP | -40 to +105 °C | 9 ### 1.5 Pinouts and Packaging Figure 2 shows the pinout of the 80-pin LQFP. Figure 2. 80-pin LQFP #### MCF51JM128 Family Configurations Figure 3 shows the pinout of the 64-pin LQFP and QFP. Figure 3. 64-pin QFP and LQFP Figure 4 shows the pinout of the 44-pin LQFP. Figure 4. 44-pin LQFP Table 4 shows the package pin assignments. Table 4. Pin Assignments by Package and Pin Sharing Priority | Pin Number | | | < Lov | vest Priority> h | lighest | |------------|----|----|----------|------------------|------------| | 80 | 64 | 44 | Port Pin | Alt 1 | Alt 2 | | 1 | 1 | 1 | PTC4 | | | | 2 | 2 | 2 | | IRQ | TPMCLK | | 3 | 3 | 3 | | RESET | | | 4 | 4 | 4 | PTF0 | TPM1CH2 | | | 5 | 5 | 5 | PTF1 | TPM1CH3 | | | 6 | 6 | _ | PTF2 | TPM1CH4 | | | 7 | 7 | _ | PTF3 | TPM1CH5 | | | 8 | 8 | 6 | PTF4 | TPM2CH0 | BUSCLK_OUT | | 9 | 9 | _ | PTC6 | RXCAN | | | 10 | 10 | _ | PTF7 | TXCAN | | | 11 | 11 | 7 | PTF5 | TPM2CH1 | | | 12 | 12 | _ | PTF6 | | | | 13 | 13 | 8 | PTE0 | TXD1 | | | 14 | 14 | 9 | PTE1 | RXD1 | | | 15 | 15 | 10 | PTE2 | TPM1CH0 | | MCF51JM128 ColdFire Microcontroller, Rev. 0 ### MCF51JM128 Family Configurations Table 4. Pin Assignments by Package and Pin Sharing Priority (continued) | Pin Number | | ber | < Lov | vest Priority> | - Highest | |------------|----|-----|----------|----------------|----------------| | 80 | 64 | 44 | Port Pin | Alt 1 | Alt 2 | | 16 | 16 | 11 | PTE3 | TPM1CH1 | | | 17 | _ | _ | PTC7 | | | | 18 | _ | _ | PTH0 | SDA2 | | | 19 | _ | _ | PTH1 | SCL2 | | | 20 | _ | _ | PTH2 | RGPIO8 | | | 21 | _ | _ | PTH3 | RGPIO9 | | | 22 | _ | _ | PTH4 | RGPIO10 | | | 23 | 17 | 12 | PTE4 | MISO1 | | | 24 | 18 | 13 | PTE5 | MOSI1 | | | 25 | 19 | 14 | PTE6 | SPSCK1 | | | 26 | 20 | 15 | PTE7 | SS1 | | | 27 | 21 | 16 | | | VDD | | 28 | 22 | 17 | | | VSS | | 29 | 23 | 18 | | | USBDN | | 30 | 24 | 19 | | | USBDP | | 31 | 25 | 20 | | | VUSB33 | | 32 | 26 | 21 | PTG0 | KBIP0 | USB_ALT_CLK | | 33 | 27 | 22 | PTG1 | KBIP1 | | | 34 | 28 | _ | PTA0 | RGPIO0 | USB_SESSVLD | | 35 | 29 | _ | PTA1 | RGPIO1 | USB_SESSEND | | 36 | 30 | _ | PTA2 | RGPIO2 | USB_VBUSVLD | | 37 | 31 | _ | PTA3 | RGPIO3 | USB_PULLUP(D+) | | 38 | 32 | _ | PTA4 | RGPIO4 | USB_DM_DOWN | | 39 | 33 | _ | PTA5 | RGPIO5 | USB_DP_DOWN | | 40 | _ | _ | PTA6 | RGPIO6 | USB_ID | | 41 | _ | _ | PTA7 | RGPI07 | | | 42 | 34 | 23 | PTB0 | MISO2 | ADP0 | | 43 | 35 | 24 | PTB1 | MOSI2 | ADP1 | | 44 | 36 | 25 | PTB2 | SPSCK2 | ADP2 | | 45 | 37 | 26 | PTB3 | SS2 | ADP3 | | 46 | 38 | 27 | PTB4 | KBIP4 | ADP4 | | 47 | 39 | 28 | PTB5 | KBIP5 | ADP5 | | 48 | 40 | _ | PTB6 | ADP6 | | Table 4. Pin Assignments by Package and Pin Sharing Priority (continued) | Pin Number | | ber | < Lov | vest <b>Priority</b> > h | Highest | |------------|----|-----|----------|--------------------------|---------| | 80 | 64 | 44 | Port Pin | Alt 1 | Alt 2 | | 49 | 41 | _ | PTB7 | ADP7 | | | 50 | 42 | 29 | PTD0 | ADP8 | ACMP+ | | 51 | 43 | 30 | PTD1 | ADP9 | ACMP- | | 52 | 44 | 31 | | | VDDAD | | 53 | 45 | | | | VREFH | | 54 | 46 | 32 | | | VREFL | | 55 | 47 | | | | VSSAD | | 56 | 48 | 33 | PTD2 | KBIP2 | ACMPO | | 57 | _ | _ | PTJ0 | RGPIO11 | | | 58 | _ | _ | PTJ1 | RGPIO12 | | | 59 | _ | _ | PTJ2 | RGPIO13 | | | 60 | _ | _ | PTJ3 | RGPIO14 | | | 61 | _ | _ | PTJ4 | RGPIO15 | | | 62 | 49 | _ | PTD3 | KBIP3 | ADP10 | | 63 | 50 | _ | PTD4 | ADP11 | | | 64 | 51 | _ | PTD5 | | | | 65 | 52 | _ | PTD6 | | | | 66 | 53 | _ | PTD7 | | | | 67 | 54 | 34 | PTG2 | KBIP6 | | | 68 | 55 | 35 | PTG3 | KBIP7 | | | 69 | 56 | 36 | | BKGD | MS | | 70 | 57 | 37 | PTG4 | XTAL | | | 71 | 58 | 38 | PTG5 | EXTAL | | | 72 | 59 | 39 | | | VSS | | 73 | _ | _ | | | VDD | | 74 | _ | _ | PTG6 | | | | 75 | _ | _ | PTG7 | | | | 76 | 60 | 40 | PTC0 | SCL1 | | | 77 | 61 | 41 | PTC1 | SDA1 | | | 78 | 62 | 42 | PTC2 | IRO | | | 79 | 63 | 43 | PTC3 | TXD2 | | | 80 | 64 | 44 | PTC5 | RXD2 | | # 2 Preliminary Electrical Characteristics This section contains electrical specification tables and reference timing diagrams for the MCF51JM128 microcontroller, including detailed information on power considerations, DC/AC electrical characteristics, and AC timing specifications. The electrical specifications are preliminary and are from previous designs or design simulations. These specifications may not be fully tested or guaranteed at this early stage of the product life cycle. These specifications will, however, be met for production silicon. Finalized specifications will be published after complete characterization and device qualifications have been completed. #### NOTE The parameters specified in this data sheet supersede any values found in the module specifications. ### 2.1 Parameter Classification The electrical parameters shown in this supplement are guaranteed by various methods. To give the customer a better understanding the following classification is used and the parameters are tagged accordingly in the tables where appropriate: #### **Table 5. Parameter Classifications** | Р | Those parameters are guaranteed during production testing on each individual device. | |---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | С | Those parameters are achieved by the design characterization by measuring a statistically relevant sample size across process variations. | | Т | Those parameters are achieved by design characterization on a small sample size from typical devices under typical conditions unless otherwise noted. All values shown in the typical column are within this category. | | D | Those parameters are derived mainly from simulations. | #### **NOTE** The classification is shown in the column labeled C in the parameter tables where appropriate. # 2.2 Absolute Maximum Ratings Absolute maximum ratings are stress ratings only, and functional operation at the maxima is not guaranteed. Stress beyond the limits specified in Table 6 may affect device reliability or cause permanent damage to the device. For functional operating conditions, refer to the remaining tables in this section. This device contains circuitry protecting against damage due to high static voltage or electrical fields; however, it is advised that normal precautions be taken to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (for instance, $V_{SS}$ or $V_{DD}$ ). ٥С | | | _ | | |----------------------------------------------------------------------------------------------------------------------|------------------|--------------------------------|------| | Rating | Symbol | Value | Unit | | Supply voltage | $V_{DD}$ | -0.3 to + 5.8 | V | | Input voltage | V <sub>In</sub> | - 0.3 to V <sub>DD</sub> + 0.3 | V | | Instantaneous maximum current Single pin limit (applies to all port pins) <sup>1</sup> , <sup>2</sup> , <sup>3</sup> | I <sub>D</sub> | ± 25 | mA | | Maximum current into V <sub>DD</sub> | I <sub>DD</sub> | 120 | mA | | Storage temperature | T <sub>stg</sub> | -55 to +150 | °C | | | | | | **Table 6. Absolute Maximum Ratings** $T_{J}$ ### 2.3 Thermal Characteristics Maximum junction temperature This section provides information about operating temperature range, power dissipation, and package thermal resistance. Power dissipation on I/O pins is usually small compared to the power dissipation in on-chip logic and it is user-determined rather than being controlled by the MCU design. To take $P_{\rm I/O}$ into account in power calculations, determine the difference between actual pin voltage and $V_{\rm SS}$ or $V_{\rm DD}$ and multiply by the pin current for each I/O pin. Except in cases of unusually high pin current (heavy loads), the difference between pin voltage and $V_{\rm SS}$ or $V_{\rm DD}$ is small. Value Unit Rating **Symbol** Operating temperature range (packaged) $T_A$ -40 to +105 ٥С Thermal resistance 1,2,3,4 80-pin LQFP 52 1s 2s2p 40 64-pin LQFP 65 1s $\theta_{\text{JA}}$ °C/W 2s2p 47 64-pin QFP 1s 54 40 2s2p 44-pin LQFP 69 1s 2s2p 48 **Table 7. Thermal Characteristics** Input must be current limited to the value specified. To determine the value of the required current-limiting resistor, calculate resistance values for positive (V<sub>DD</sub>) and negative (V<sub>SS</sub>) clamp voltages, then use the larger of the two resistance values. $<sup>^{2}</sup>$ All functional non-supply pins are internally clamped to $V_{SS}$ and $V_{DD}$ . Power supply must maintain regulation within operating $V_{DD}$ range during instantaneous and operating maximum current conditions. If positive injection current ( $V_{In} > V_{DD}$ ) is greater than $I_{DD}$ , the injection current may flow out of $V_{DD}$ and could result in external power supply going out of regulation. Ensure external $V_{DD}$ load shunt current is greater than maximum injection current. This is the greatest risk when the MCU is not consuming power. Examples: if no system clock is present or if the clock rate is low, which would reduce overall power consumption. Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance. - <sup>2</sup> Junction to Ambient Natural Convection - <sup>3</sup> 1s Single Layer Board, one signal layer - <sup>4</sup> 2s2p Four Layer Board, 2 signal and 2 power layers The average chip-junction temperature (T<sub>I</sub>) in °C can be obtained from: $$T_{,I} = T_{\Delta} + (P_{D} \times \theta_{,I\Delta})$$ Eqn. 1 where: $T_A$ = Ambient temperature, ${^{\circ}C\theta_{JA}}$ = Package thermal resistance, junction-to-ambient, ${^{\circ}C/WP_D}$ = $P_{int}$ + $P_{I/O}P_{int}$ = $I_{DD} \times V_{DD}$ , Watts — chip internal power $P_{I/O}$ = Power dissipation on input and output pins — user determined For most applications, $P_{I/O} \ll P_{int}$ and can be neglected. An approximate relationship between $P_D$ and $T_J$ (if $P_{I/O}$ is neglected) is: $$P_D = K \div (T_J + 273^{\circ}C)$$ Eqn. 2 Solving equations 1 and 2 for K gives: $$K = P_D \times (T_\Delta + 273^{\circ}C) + \theta_{A\Delta} \times (P_D)^2$$ Eqn. 3 where K is a constant pertaining to the particular part. K can be determined from equation 3 by measuring $P_D$ (at equilibrium) for a known $T_A$ . Using this value of K, the values of $P_D$ and $P_D$ and $P_D$ can be obtained by solving equations 1 and 2 iteratively for any value of $P_D$ . # 2.4 Electrostatic Discharge (ESD) Protection Characteristics Although damage from static discharge is much less common on these devices than on early CMOS circuits, normal handling precautions should be used to avoid exposure to static discharge. Qualification tests are performed to ensure that these devices can withstand exposure to reasonable levels of static without suffering any permanent damage. All ESD testing is in conformity with CDF-AEC-Q00 Stress Test Qualification for Automotive Grade Integrated Circuits. (http://www.aecouncil.com/) This device was qualified to AEC-Q100 Rev E. A device is considered to have failed if, after exposure to ESD pulses, the device no longer meets the device specification requirements. Complete DC parametric and functional testing is performed per the applicable device specification at room temperature followed by hot temperature, unless specified otherwise in the device specification. **Table 8. ESD and Latch-up Test Conditions** | Model | Description | Symbol | Value | Unit | |------------|-----------------------------|--------|-------|------| | | Series Resistance | R1 | 1500 | Ω | | Human Body | Storage Capacitance | С | 100 | pF | | | Number of Pulse per pin | _ | 3 | | | Latch-up | Minimum input voltage limit | | -2.5 | V | | Laton-up | Maximum input voltage limit | | 7.5 | V | Table 9. ESD and Latch-Up Protection Characteristics | Num | Rating | Symbol | Min | Max | Unit | |-----|-------------------------------------------|------------------|----------|-----|------| | 1 | Human Body Model (HBM) | $V_{HBM}$ | +/- 2000 | 1 | V | | 2 | Charge Device Model (CDM) | V <sub>CDM</sub> | +/- 500 | _ | V | | 3 | Latch-up Current at T <sub>A</sub> = 85°C | I <sub>LAT</sub> | +/- 100 | _ | mA | ### 2.5 DC Characteristics This section includes information about power supply requirements, I/O pin characteristics, and power supply current in various operating modes. **Table 10. DC Characteristics** | Num | С | Parameter | Symbol | Min | Typ <sup>1</sup> | Max | Unit | |-----|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--------------------------------------------------------------------------------------------------|------------------|---------------------------------|------| | 1 | | Operating voltage <sup>2</sup> | | 2.7 | _ | 5.5 | V | | | | Output high voltage — Low Drive (PTxDSn = 0) $5 \text{ V, I}_{Load} = -2 \text{ mA}$ $3 \text{ V, I}_{Load} = -0.6 \text{ mA}$ $5 \text{ V, I}_{Load} = -0.4 \text{ mA}$ $3 \text{ V, I}_{Load} = -0.24 \text{ mA}$ | | V <sub>DD</sub> - 1.5<br>V <sub>DD</sub> - 1.5<br>V <sub>DD</sub> - 0.8<br>V <sub>DD</sub> - 0.8 | | _<br>_<br>_<br>_ | V | | 2 | P | Output high voltage — High Drive (PTxDSn = 1) $5 \text{ V, I}_{Load} = -10 \text{ mA}$ $3 \text{ V, I}_{Load} = -3 \text{ mA}$ PTC2/IRO 3 V, I <sub>Load</sub> = -10 mA $5 \text{ V, I}_{Load} = -2 \text{ mA}$ $3 \text{ V, I}_{Load} = -2 \text{ mA}$ $3 \text{ V, I}_{Load} = -0.4 \text{ mA}$ | V <sub>OH</sub> | $V_{DD} - 1.5$<br>$V_{DD} - 1.5$<br>$V_{DD} - 0.5$<br>$V_{DD} - 0.8$<br>$V_{DD} - 0.8$ | | _<br>_<br>_ | V | | 3 | Р | Output low voltage — Low Drive (PTxDSn = 0) $5 \text{ V, I}_{Load} = 2 \text{ mA} \\ 3 \text{ V, I}_{Load} = 0.6 \text{ mA} \\ 5 \text{ V, I}_{Load} = 0.4 \text{ mA} \\ 3 \text{ V, I}_{Load} = 0.24 \text{ mA} \\$ | V <sub>OL</sub> | | | 1.5<br>1.5<br>0.8<br>0.8 | V | | | | Output low voltage — High Drive (PTxDSn = 1) $5 \text{ V, I}_{Load} = 10 \text{ mA} \\ 3 \text{ V, I}_{Load} = 3 \text{ mA} \\ \text{PTC2/ IRO 3 V, I}_{Load} = 16 \text{ mA} \\ 5 \text{ V, I}_{Load} = 2 \text{ mA} \\ 3 \text{ V, I}_{Load} = 0.4 \text{ mA} \\ \end{cases}$ | | | | 1.5<br>1.5<br>1.2<br>0.8<br>0.8 | | | 4 | Р | Output high current — Max total I <sub>OH</sub> for all ports 5V 3V | I <sub>OHT</sub> | | | 100<br>60 | mA | | 5 | Р | Output low current — Max total I <sub>OL</sub> for all ports<br>5V<br>3V | I <sub>OLT</sub> | | _<br>_ | 100<br>60 | mA | Table 10. DC Characteristics (continued) | Num | С | | Parameter | Symbol | Min | Typ <sup>1</sup> | Max | Unit | |-----|---|----------------------|---------------------------------------------------------------|--------------------|------------------------|----------------------|--------------|------| | 6 | Р | Input high voltag | nput high voltage; all digital inputs | | | | | | | | | V <sub>DD</sub> = 5V | -40 °C<br>25 °C<br>105 °C | V <sub>IH</sub> | 3.25 | 2.76<br>2.80<br>2.81 | - | V | | | | V <sub>DD</sub> = 3V | –40 °C<br>25 °C<br>105 °C | | 1.95 | 1.75<br>1.77<br>1.76 | | | | 7 | Р | Input low voltage | e; all digital inputs | | | | | | | | | V <sub>DD</sub> = 5V | –40 °C<br>25 °C<br>105 °C | V <sub>IL</sub> | _ | 2.02<br>2.01<br>2.03 | 1.75 | V | | | | V <sub>DD</sub> = 3V | –40 °C<br>25 °C<br>105 °C | | | 1.22<br>1.22<br>1.21 | 1.05 | | | 8 | Р | Input hysteresis; | all digital inputs | V <sub>hys</sub> | 0.06 x V <sub>DD</sub> | | | mV | | 9 | Р | Input leakage cu | ırrent; input only pins <sup>3</sup> | II <sub>In</sub> I | _ | 0.1 | 1 | μА | | 10 | Р | High Impedance | e (off-state) leakage current <sup>3</sup> | II <sub>OZ</sub> I | _ | 0.1 | 1 | μА | | 11 | Р | Internal pullup re | esistors <sup>4</sup> | R <sub>PU</sub> | 20 | 45 | 65 | kΩ | | 12 | Р | Internal pulldow | n resistors <sup>5</sup> | R <sub>PD</sub> | 20 | 45 | 65 | kΩ | | 13 | | Internal pullup re | esistor to USBDP (to V <sub>USB33</sub> )<br>Idle<br>Transmit | R <sub>PUPD</sub> | 900<br>1425 | 1300<br>2400 | 1575<br>3090 | kΩ | | 14 | С | Input Capacitan | ce; all non-supply pins | C <sub>In</sub> | _ | _ | 8 | pF | | 15 | Р | POR rearm volta | age | V <sub>POR</sub> | 0.9 | 1.4 | 2.0 | V | | 16 | D | POR rearm time | ) | t <sub>POR</sub> | 10 | _ | _ | μS | **Table 10. DC Characteristics (continued)** | Num | С | Parameter | Symbol | Min | Typ <sup>1</sup> | Max | Unit | |-----|---|-------------------------------------------------------------------|-------------------|--------------|------------------|--------------|------| | | _ | Low-voltage detection threshold — high range | V <sub>LVD1</sub> | | | | V | | 17 | Р | V <sub>DD</sub> falling<br>V <sub>DD</sub> rising | | 3.9<br>4.0 | 4.0<br>4.1 | 4.1<br>4.2 | | | 18 | Р | Low-voltage detection threshold — low range | $V_{LVD0}$ | | | | V | | 10 | Р | V <sub>DD</sub> fallin <u>ų</u><br>V <sub>DD</sub> risin <u>ų</u> | | 2.48<br>2.54 | 2.56<br>2.62 | 2.64<br>2.70 | | | 10 | С | Low-voltage warning threshold — high range 1 | V <sub>LVW3</sub> | | | | V | | 19 | C | V <sub>DD</sub> fallin <u>ç</u><br>V <sub>DD</sub> risinç | | 4.5<br>4.6 | 4.6<br>4.7 | 4.7<br>4.8 | | | | Р | Low-voltage warning threshold — high range 0 | V <sub>LVW2</sub> | | | | V | | 20 | Р | V <sub>DD</sub> fallinç<br>V <sub>DD</sub> risinç | | 4.2<br>4.3 | 4.3<br>4.4 | 4.4<br>4.5 | | | 0.1 | Р | Low-voltage warning threshold low range 1 | V <sub>LVW1</sub> | | | | V | | 21 | Р | V <sub>DD</sub> fallinç<br>V <sub>DD</sub> risinç | | 2.84<br>2.90 | 2.92<br>2.98 | 3.00<br>3.06 | | | | • | Low-voltage warning threshold — low range 0 | V <sub>LVW0</sub> | | | | V | | 22 | С | V <sub>DD</sub> fallinç<br>V <sub>DD</sub> risinç | | 2.66<br>2.72 | 2.74<br>2.80 | 2.82<br>2.88 | | | 23 | Т | Low-voltage inhibit reset/recover hysteresis 5 \ | V <sub>hys</sub> | _ | 100 | _ | mV | | | | 3 \ | , | _ | 60 | _ | | <sup>&</sup>lt;sup>1</sup> Typical values are based on characterization data at 25°C unless otherwise stated. <sup>&</sup>lt;sup>2</sup> Operating voltage with USB enabled can be found in Section 2.14, "USB Electricals." <sup>&</sup>lt;sup>3</sup> Measured with $V_{In} = V_{DD}$ or $V_{SS}$ . Measured with $V_{In} = V_{SS}$ . Measured with $V_{In} = V_{DD}$ . Figure 5. Typical $I_{OH}$ (Low Drive) vs $V_{DD}$ - $V_{OH}$ at $V_{DD}$ = 3 $V_{OH}$ Figure 6. Typical $I_{OH}$ (High Drive) vs $V_{DD}$ - $V_{OH}$ at $V_{DD}$ = 3 V Figure 7. Typical $I_{OH}$ (Low Drive) vs $V_{DD}-V_{OH}$ at $V_{DD}=5$ V Figure 8. Typical $I_{OH}$ (High Drive) vs $V_{DD}-V_{OH}$ at $V_{DD}=5$ V Figure 9. Typical $I_{OL}$ (Low Drive) vs $V_{OL}$ - $V_{SS}$ at $V_{DD}$ = 3 V Figure 10. Typical $I_{OL}$ (High Drive) vs $V_{OL}$ - $V_{SS}$ at $V_{DD}$ = 3 V 23 Figure 11. Typical $I_{OL}$ (Low Drive) vs $V_{OL}$ - $V_{SS}$ at $V_{DD}$ = 5 V Figure 12. Typical $I_{OL}$ (High Drive) vs $V_{OL}$ - $V_{SS}$ at $V_{DD}$ = 5 V #### **Supply Current Characteristics** 2.6 **Table 11. Supply Current Characteristics** | Num | С | Parameter | Symbol | V <sub>DD</sub> (V) | Typical <sup>1</sup> | Max <sup>2</sup> | Unit | |-----|-----------------------------------------------|----------------------------------------------------------|------------------|---------------------|----------------------|------------------|------| | _ | | Run supply current <sup>3</sup> measured at (CPU clock = | | 5 | TBD | TBD <sup>4</sup> | A | | ' | 1 2 MHz, f <sub>Bus</sub> = 1 MHz; BLPE mode) | | RI <sub>DD</sub> | 3 | TBD | TBD | mA | | | | Run supply current <sup>3</sup> measured at (CPU clock = | RI <sub>DD</sub> | 5 | TBD | TBD <sup>4</sup> | A | | 2 | | 16 MHz, f <sub>Bus</sub> = 8 MHz, FBE mode) | טטייי | 3 | TBD | TBD | mA | Freescale Semiconductor MCF51JM128 ColdFire Microcontroller, Rev. 0 **Table 11. Supply Current Characteristics** | Num | С | Parameter | Symbol | V <sub>DD</sub> (V) | Typical <sup>1</sup> | Max <sup>2</sup> | Unit | |-----|---|--------------------------------------------------------------------------------------------------------------------------------------|-------------------|---------------------|----------------------------|-------------------|------| | 2 | | Run supply current <sup>3</sup> measured at (CPU clock = | RI <sub>DD</sub> | 5 | TBD | TBD | | | | | 48 MHz, f <sub>Bus</sub> = 24 MHz, PEE mode) | L'IDD | 3 | TBD | TBD | mA | | 2 | | Run supply current $^3$ measured at $(f_{Bus} = 25 \text{ MHz})$ $-40 ^{\circ}\text{C}$ $25 ^{\circ}\text{C}$ $105 ^{\circ}\text{C}$ | RI <sub>DD</sub> | 5 | 61.12<br>60.99<br>62.80 | TBD<br>TBD<br>TBD | mA | | | | -40 °C<br>25 °C<br>105 °C | DD . | 3 | 60.73<br>60.92<br>61.97 | TBD<br>TBD<br>TBD | mA | | 3 | | Stop2 mode supply current with RTC adder -40 °C 25 °C 105 °C | S2I <sub>DD</sub> | 5 | TBD<br>1.77<br>TBD | TBD<br>TBD<br>TBD | μА | | | | -40 °C<br>25 °C<br>105 °C | | 3 | TBD<br>1.72<br>TBD | TBD<br>TBD<br>TBD | μА | | 4 | | Stop3 mode supply current -40 °C 25 °C 105 °C | S3I <sub>DD</sub> | 5 | 141.29<br>44.10<br>44.56 | TBD<br>TBD<br>TBD | μА | | | | -40 °C<br>25 °C<br>105 °C | DD | 3 | 100.63<br>36.79<br>44.26 | TBD<br>TBD<br>TBD | μА | | 4 | | Stop3 mode supply current with LVD adder -40 °C 25 °C 105 °C | S3I <sub>DD</sub> | 5 | 302.77<br>195.45<br>199.25 | TBD<br>TBD<br>TBD | μА | | | | -40 °C<br>25 °C<br>105 °C | | 3 | 228.60<br>169.51<br>188.54 | TBD<br>TBD<br>TBD | μА | | 4 | | Stop3 mode supply current with OSC adder -40 °C 25 °C 105 °C | S3I <sub>DD</sub> | 5 | 232.56<br>88.45<br>87.37 | TBD<br>TBD<br>TBD | μА | | | | -40 °C<br>25 °C<br>105 °C | | 3 | 166.12<br>73.36<br>87.18 | TBD<br>TBD<br>TBD | μА | **Table 11. Supply Current Characteristics** | Num | С | Parameter | Symbol | V <sub>DD</sub> (V) | Typical <sup>1</sup> | Max <sup>2</sup> | Unit | |-----|---|----------------------------------------------------------------------------------|-------------------|---------------------|----------------------------|-------------------|------| | 4 | | Stop3 mode supply current<br>with RTC adder<br>-40 °C | | _ | 215.10 | TBD | | | | | 25 °C<br>105 °C | S3I <sub>DD</sub> | 5 | 87.89<br>86.64 | TBD<br>TBD | μА | | | | -40 °C<br>25 °C<br>105 °C | | 3 | 146.60<br>72.84<br>86.44 | TBD<br>TBD<br>TBD | μА | | 4 | | Stop4 mode supply current -40 °C 25 °C 105 °C | | 5 | 517.83<br>411.12<br>422.42 | TBD<br>TBD<br>TBD | μА | | | | -40 °C<br>25 °C<br>105 °C | S4I <sub>DD</sub> | 3 | 503.15<br>396.05<br>423.14 | TBD<br>TBD<br>TBD | μΑ | | 4 | | Stop4 mode supply current<br>with LVD adder -40 °C 25 °C 105 °C | | 5 | 544.79<br>455.98<br>468.47 | TBD<br>TBD<br>TBD | μА | | | | -40 °C<br>25 °C<br>105 °C | S4I <sub>DD</sub> | 3 | 534.00<br>428.26<br>455.56 | TBD<br>TBD<br>TBD | μА | | 4 | | Wait mode supply current -40 °C 25 °C 105 °C | WI <sub>DD</sub> | 5 | 40.53<br>39.22<br>38.10 | TBD<br>TBD<br>TBD | μΑ | | | | -40 °C<br>25 °C<br>105 °C | DD | 3 | 31.11<br>30.97<br>30.32 | TBD<br>TBD<br>TBD | μА | | 5 | | RTC adder to stop2 or stop3 <sup>4</sup> , 25°C | | 5 | 300 | | nA | | | | | | 3 | 300 | | nA | | 6 | | LVD adder to stop3 (LVDE = LVDSE = 1) | | 5 | 110 | | μА | | | | | | 3 | 90 | | μА | | 7 | | Adder to stop3 for oscillator enabled <sup>5</sup> (ERCLKEN =1 and EREFSTEN = 1) | | 5 | 5 | | μА | | | | (ENOLINEIN = I dilu ENEFSTEIN = I) | | 3 | 5 | | μА | <sup>&</sup>lt;sup>1</sup> Typicals are measured at 25°C. <sup>&</sup>lt;sup>2</sup> Values given here are preliminary estimates prior to completing characterization. <sup>&</sup>lt;sup>3</sup> All modules except USB and ADC active, Oscillator disabled (ERCLKEN = 0), using external clock resource for input, and does not include any DC loads on port pins. <sup>&</sup>lt;sup>4</sup> Most customers are expected to find that auto-wakeup from stop2 or stop3 can be used instead of the higher current wait mode. # 2.7 Analog Comparator (ACMP) Electricals **Table 12. Analog Comparator Electrical Specifications** | Num | С | Rating | Symbol | Min | Typical | Max | Unit | |-----|---|--------------------------------------------------------------------------------------|--------------------|-----------------------|---------|----------|------| | 1 | | Supply voltage | $V_{DD}$ | 2.7 | _ | 5.5 | V | | 2 | | Supply current (active) | I <sub>DDAC</sub> | _ | 20 | 35 | μΑ | | 3 | | Analog input voltage | V <sub>AIN</sub> | V <sub>SS</sub> - 0.3 | _ | $V_{DD}$ | V | | 4 | | Analog input offset voltage | V <sub>AIO</sub> | | 20 | 40 | mV | | 5 | | Analog Comparator hysteresis | V <sub>H</sub> | 3.0 | 6.0 | 20.0 | mV | | 6 | | Analog input leakage current | I <sub>ALKG</sub> | | | 1.0 | μА | | 7 | | Analog Comparator initialization delay | t <sub>AINIT</sub> | _ | _ | 1.0 | μS | | 8 | | Bandgap Voltage Reference<br>Factory trimmed at V <sub>DD</sub> = 3.0 V, Temp = 25°C | $V_{BG}$ | 1.19 | 1.20 | 1.21 | V | ### 2.8 ADC Characteristics **Table 13. 5 Volt 12-bit ADC Operating Conditions** | Characteristic | Conditions | Symb | Min | Typ <sup>1</sup> | Max | Unit | Comment | |-----------------------------|-----------------------------------------------------------------------------|-------------------|-------------------|-------------------|-------------------|------|-----------------| | Supply voltage | Absolute | $V_{DDAD}$ | 2.7 | _ | 5.5 | V | | | | Delta to V <sub>DD</sub> (V <sub>DD</sub> -V <sub>DDAD</sub> ) <sup>2</sup> | $\Delta V_{DDAD}$ | -100 | 0 | +100 | mV | | | Ground voltage | Delta to V <sub>SS</sub> (V <sub>SS</sub> -V <sub>SSAD</sub> ) <sup>2</sup> | $\Delta V_{SSAD}$ | -100 | 0 | +100 | mV | | | Ref Voltage High | | V <sub>REFH</sub> | 2.7 | $V_{DDAD}$ | $V_{DDAD}$ | V | | | Ref Voltage Low | | V <sub>REFL</sub> | V <sub>SSAD</sub> | V <sub>SSAD</sub> | V <sub>SSAD</sub> | V | | | Input Voltage | | V <sub>ADIN</sub> | V <sub>REFL</sub> | _ | V <sub>REFH</sub> | V | | | Input<br>Capacitance | | C <sub>ADIN</sub> | _ | 4.5 | 5.5 | pF | | | Input Resistance | | R <sub>ADIN</sub> | _ | 3 | 5 | kΩ | | | Analog Source<br>Resistance | 12 bit mode<br>f <sub>ADCK</sub> > 4MHz<br>f <sub>ADCK</sub> < 4MHz | R <sub>AS</sub> | _ | _ | 2<br>5 | kΩ | External to MCU | | | 10 bit mode<br>f <sub>ADCK</sub> > 4MHz<br>f <sub>ADCK</sub> < 4MHz | | _ | | 5<br>10 | | | | | 8 bit mode (all valid f <sub>ADCK</sub> ) | | _ | _ | 10 | | | | ADC Conversion | High Speed (ADLPC=0) | f <sub>ADCK</sub> | 0.4 | _ | 8.0 | MHz | | | Clock Freq. | Low Power (ADLPC=1) | | 0.4 | _ | 4.0 | | | <sup>&</sup>lt;sup>1</sup> Typical values assume V<sub>DDAD</sub> = 5.0V, Temp = 25°C, f<sub>ADCK</sub>=1.0MHz unless otherwise stated. Typical values are for reference only and are not tested in production. MCF51JM128 ColdFire Microcontroller, Rev. 0 $<sup>^{5}</sup>$ Values given under the following conditions: low range operation (RANGE = 0), low power mode (HGO = 0) <sup>2</sup> DC potential difference. Figure 13. ADC Input Impedance Equivalency Diagram Table 14. 5 Volt 12-bit ADC Characteristics ( $V_{REFH} = V_{DDAD}$ , $V_{REFL} = V_{SSAD}$ ) | Characteristic | Conditions | С | Symb | Min | Typ <sup>1</sup> | Max | Unit | Comment | |------------------------------------------------|-------------------------|---|--------------------|------|------------------|-----|------|----------------------| | Supply<br>CurrentADLPC=<br>1ADLSMP=1AD<br>CO=1 | | Т | I <sub>DDAD</sub> | _ | 133 | _ | μА | | | Supply<br>CurrentADLPC=<br>1ADLSMP=0AD<br>CO=1 | | Т | I <sub>DDAD</sub> | _ | 218 | _ | μΑ | | | Supply<br>CurrentADLPC=<br>0ADLSMP=1AD<br>CO=1 | | Т | I <sub>DDAD</sub> | _ | 327 | _ | μΑ | | | Supply<br>CurrentADLPC=<br>0ADLSMP=0AD<br>CO=1 | | Р | I <sub>DDAD</sub> | _ | 0.582 | 1 | mA | | | Supply Current | Stop, Reset, Module Off | | I <sub>DDAD</sub> | _ | 0.011 | 1 | μΑ | | | ADC | High Speed (ADLPC=0) | Т | f <sub>ADACK</sub> | 2 | 3.3 | 5 | MHz | t <sub>ADACK</sub> = | | Asynchronous<br>Clock Source | Low Power (ADLPC=1) | | | 1.25 | 2 | 3.3 | | 1/f <sub>ADACK</sub> | Table 14. 5 Volt 12-bit ADC Characteristics ( $V_{REFH} = V_{DDAD}$ , $V_{REFL} = V_{SSAD}$ ) (continued) | Characteristic | Conditions | С | Symb | Min | Typ <sup>1</sup> | Max | Unit | Comment | |-------------------------|--------------------------|---|------------------|-----|------------------|------|------------------|----------------------------| | Conversion Time | Short Sample (ADLSMP=0) | Т | t <sub>ADC</sub> | _ | 20 | _ | ADCK | See Table 13 for | | (Including sample time) | Long Sample (ADLSMP=1) | | | _ | 40 | _ | cycles | conversion time variances | | Sample Time | Short Sample (ADLSMP=0) | Т | t <sub>ADS</sub> | _ | 3.5 | _ | ADCK | ] | | | Long Sample (ADLSMP=1) | | | _ | 23.5 | | cycles | | | Total Unadjusted | 12 bit mode | Т | E <sub>TUE</sub> | _ | ±3.0 | _ | LSB <sup>2</sup> | Includes | | Error | 10 bit mode | Р | | _ | ±1 | ±2.5 | | quantization | | | 8 bit mode | Т | | _ | ±0.5 | ±1.0 | | | | Differential | 12 bit mode | Т | DNL | _ | ±1.75 | _ | LSB <sup>2</sup> | | | Non-Linearity | 10 bit mode <sup>3</sup> | Р | | _ | ±0.5 | ±1.0 | | | | | 8 bit mode <sup>3</sup> | Т | | _ | ±0.3 | ±0.5 | | | | Integral | 12 bit mode | Т | INL | _ | ±1.5 | _ | LSB <sup>2</sup> | | | Non-Linearity | 10 bit mode | Т | | _ | ±0.5 | ±1.0 | | | | | 8 bit mode | Т | | _ | ±0.3 | ±0.5 | | | | Zero-Scale Error | 12 bit mode | Т | E <sub>ZS</sub> | _ | ±1.5 | _ | LSB <sup>2</sup> | $V_{ADIN} = V_{SSAD}$ | | | 10 bit mode | Р | | _ | ±0.5 | ±1.5 | | | | | 8 bit mode | Т | | _ | ±0.5 | ±0.5 | | | | Full-Scale Error | 12 bit mode | Т | E <sub>FS</sub> | _ | ±1 | _ | LSB <sup>2</sup> | $V_{ADIN} = V_{DDAD}$ | | | 10 bit mode | Т | | _ | ±0.5 | ±1 | | | | | 8 bit mode | Т | | _ | ±0.5 | ±0.5 | | | | Quantization | 12 bit mode | D | EQ | _ | -1 to 0 | _ | LSB <sup>2</sup> | | | Error | 10 bit mode | | | _ | _ | ±0.5 | | | | | 8 bit mode | | | _ | _ | ±0.5 | | | | Input Leakage | 12 bit mode | D | E <sub>IL</sub> | _ | ±1 | _ | LSB <sup>2</sup> | Pad leakage <sup>4</sup> * | | Error | 10 bit mode | 1 | | _ | ±0.2 | ±2.5 | | R <sub>AS</sub> | | | 8 bit mode | | | _ | ±0.1 | ±1 | | | Typical values assume V<sub>DDAD</sub> = 5.0V, Temp = 25°C, f<sub>ADCK</sub>=1.0MHz unless otherwise stated. Typical values are for reference only and are not tested in production. LSB = (V<sub>REFH</sub> - V<sub>REFL</sub>)/2<sup>N</sup> Monotonicity and No-Missing-Codes guaranteed in 10 bit and 8 bit modes <sup>&</sup>lt;sup>4</sup> Based on input pad leakage current. Refer to pad electricals. # 2.9 External Oscillator (XOSC) Characteristics Table 15. Oscillator Electrical Specifications (Temperature Range = -40 to 105°C Ambient) | Num | С | Rating | Symbol | Min | Typ <sup>1</sup> | Max | Unit | |-----|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|-------------------|-------------------------|----------------------------|---------------------------------| | 1 | | Oscillator crystal or resonator (EREFS = 1, ERCLKEN = 1) Low range (RANGE = 0) High range (RANGE = 1) FEE or FBE mode <sup>2</sup> High range (RANGE = 1) PEE or PBE mode <sup>3</sup> High range (RANGE = 1, HGO = 1) BLPE mode High range (RANGE = 1, HGO = 0) BLPE mode | f <sub>lo</sub><br>f <sub>hi-fll</sub><br>f <sub>hi-pll</sub><br>f <sub>hi-hgo</sub><br>f <sub>hi-lp</sub> | 32<br>1<br>1<br>1 | <br> -<br> -<br> - | 38.4<br>5<br>16<br>16<br>8 | kHz<br>MHz<br>MHz<br>MHz<br>MHz | | 2 | | Load capacitors | C <sub>1</sub><br>C <sub>2</sub> | | | r resonato<br>commend | | | 3 | | Feedback resistor Low range (32 kHz to 38.4 kHz) High range (1 MHz to 16 MHz) | R <sub>F</sub> | | 10<br>1 | | ΜΩ<br>ΜΩ | | 4 | | Series resistor Low range Low Gain (HGO = 0) High Gain (HGO = 1) High range Low Gain (HGO = 0) High Gain (HGO = 1) ≥ 8 MHz 4 MHz 1 MHz | R <sub>S</sub> | _<br>_<br>_<br>_ | 0<br>100<br>0<br>0<br>0 | | kΩ | | 5 | | Crystal start-up time <sup>4, 5</sup> Low range (HGO = 0) Low range (HGO = 1) High range (HG0 = 0) <sup>5</sup> High range (HG0 = 1) <sup>5</sup> | tCSTL-LP tCSTL-HGO tCSTH-LP tCSTH-HGO | _<br>_<br>_<br>_ | 200<br>400<br>5<br>TBD | | ms | | 6 | | Square wave input clock frequency (EREFS = 0, ERCLKEN = 1) FEE or FBE mode BLPE mode | f <sub>extal</sub> | 0.03125<br>0 | _<br>_ | 5<br>40 | MHz<br>MHz | <sup>&</sup>lt;sup>1</sup> Data in Typical column was characterized at 3.0 V, 25°C or is typical recommended value. MCF51JM128 ColdFire Microcontroller, Rev. 0 When MCG is configured for FEE or FBE mode, input clock source must be divisible using RDIV to within the range of 31.25 kHz to 39.0625 kHz. When MCG is configured for PEE or PBE mode, input clock source must be divisible using RDIV to within the range of 1 MHz to 2MHz. <sup>&</sup>lt;sup>4</sup> This parameter is characterized and not tested on each device. <sup>&</sup>lt;sup>5</sup> Proper PC board layout procedures must be followed to achieve specifications. <sup>&</sup>lt;sup>5</sup> 4 MHz crystal # 2.10 MCG Specifications **Table 16. MCG Frequency Specifications (Temperature Range = −40 to 125°C Ambient)** | Num | С | Rating | Symbol | Min | Typical | Max | Unit | |-----|---|------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|-------|---------------|---------|-------------------| | 1 | Р | Internal reference frequency - factory trimmed at V <sub>DD</sub> = 5 V and temperature = 25 °C | f <sub>int_ft</sub> | _ | 31.25 | _ | kHz | | 2 | Р | Average internal reference frequency - untrimmed <sup>1</sup> | f <sub>int_ut</sub> | 25 | 32.7 | 41.66 | kHz | | 3 | Р | Average internal reference frequency - user trimmed | f <sub>int_t</sub> | 31.25 | _ | 39.0625 | kHz | | 4 | D | Internal reference startup time | t <sub>irefst</sub> | _ | 60 | 100 | us | | 5 | _ | DCO output frequency range - untrimmed <sup>1</sup> value provided for reference: f <sub>dco_ut</sub> = 1024 X f <sub>int_ut</sub> | f <sub>dco_ut</sub> | 25.6 | 33.48 | 42.66 | MHz | | 6 | Р | DCO output frequency range - trimmed | f <sub>dco_t</sub> | 32 | _ | 40 | MHz | | 7 | С | Resolution of trimmed DCO output frequency at fixed voltage and temperature (using FTRIM) | $\Delta f_{ ext{dco\_res\_t}}$ | _ | ± 0.1 | ± 0.2 | %f <sub>dco</sub> | | 8 | С | Resolution of trimmed DCO output frequency at fixed voltage and temperature (not using FTRIM) | $\Delta f_{ ext{dco\_res\_t}}$ | _ | ± 0.2 | ± 0.4 | %f <sub>dco</sub> | | 9 | Р | Total deviation of trimmed DCO output frequency over voltage and temperature | $\Delta f_{dco\_t}$ | _ | + 0.5<br>-1.0 | ± 2 | %f <sub>dco</sub> | | 10 | С | Total deviation of trimmed DCO output frequency over fixed voltage and temperature range of 0 - 70 °C | $\Delta f_{dco\_t}$ | _ | ± 0.5 | ± 1 | %f <sub>dco</sub> | | 11 | С | FLL acquisition time <sup>2</sup> | t <sub>fll_acquire</sub> | _ | _ | 1 | ms | | 12 | D | PLL acquisition time <sup>3</sup> | t <sub>pll_acquire</sub> | _ | _ | 1 | ms | Table 16. MCG Frequency Specifications (continued)(Temperature Range = -40 to 125°C Ambient) | Num | С | Rating | Symbol | Min | Typical | Max | Unit | |-----|---|--------------------------------------------------------------------------------|-------------------------------|--------------------------|--------------------|----------------------------------------------------------------|-------------------| | 13 | С | Long term Jitter of DCO output clock (averaged over 2ms interval) <sup>4</sup> | C <sub>Jitter</sub> | _ | 0.02 | 0.2 | %f <sub>dco</sub> | | 14 | D | VCO operating frequency | f <sub>vco</sub> | 7.0 | _ | 55.0 | MHz | | 17 | Т | Jitter of PLL output clock measured<br>over 625 ns <sup>5</sup> | f <sub>pll_jitter_625ns</sub> | _ | 0.566 <sup>5</sup> | _ | %f <sub>pll</sub> | | 18 | D | Lock entry frequency tolerance <sup>6</sup> | D <sub>lock</sub> | ± 1.49 | _ | ± 2.98 | % | | 19 | D | Lock exit frequency tolerance <sup>7</sup> | D <sub>unl</sub> | ± 4.47 | _ | ± 5.97 | % | | 20 | D | Lock time - FLL | t <sub>fll_lock</sub> | _ | _ | t <sub>fll_acquire+</sub><br>1075(1/fint_t<br>) | s | | 21 | D | Lock time - PLL | <sup>t</sup> pll_lock | | I | t <sub>pll_acquire+</sub><br>1075(1/ <sup>f</sup> pll_r<br>ef) | S | | 22 | D | Loss of external clock minimum frequency - RANGE = 0 | f <sub>loc_low</sub> | (3/5) x f <sub>int</sub> | _ | _ | kHz | TRIM register at default value (0x80) and FTRIM control bit at default value (0x0). ### 2.11 AC Characteristics This section describes ac timing characteristics for each peripheral system. This specification applies to any time the FLL reference source or reference divider is changed, trim value changed or changing from FLL disabled (BLPE, BLPI) to FLL enabled (FEI, FEE, FBE, FBI). If a crystal/resonator is being used as the reference, this specification assumes it is already running. This specification applies to any time the PLL VCO divider or reference divider is changed, or changing from PLL disabled (BLPE, BLPI) to PLL enabled (PBE, PEE). If a crystal/resonator is being used as the reference, this specification assumes it is already running. Jitter is the average deviation from the programmed frequency measured over the specified interval at maximum f<sub>BUS</sub>. Measurements are made with the device powered by filtered supplies and clocked by a stable external clock signal. Noise injected into the FLL circuitry via V<sub>DD</sub> and V<sub>SS</sub> and variation in crystal oscillator frequency increase the C<sub>Jitter</sub> percentage for a given interval. <sup>&</sup>lt;sup>5</sup> 625 ns represents 5 time quanta for CAN applications, under worst case conditions of 8 MHz CAN bus clock, 1 Mbps CAN bus speed, and 8 time quanta per bit for bit time settings. 5 time quanta is the minimum time between a synchronization edge and the sample point of a bit using 8 time quanta per bit. Below D<sub>lock</sub> minimum, the MCG is guaranteed to enter lock. Above D<sub>lock</sub> maximum, the MCG does not enter lock. But if the MCG is already in lock, then the MCG may stay in lock. Below D<sub>unl</sub> minimum, the MCG does not exit lock if already in lock. Above D<sub>unl</sub> maximum, the MCG is guaranteed to exit lock. ### 2.11.1 Control Timing **Table 17. Control Timing** | Num | С | Parameter | Symbol | Min | Typ <sup>1</sup> | Max | Unit | |-----|---|----------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|-------------------------------|------------------|------|------| | 1 | | Bus frequency (t <sub>cyc</sub> = 1/f <sub>Bus</sub> ) | f <sub>Bus</sub> | dc | _ | 24 | MHz | | 2 | | Internal low-power oscillator period | t <sub>LPO</sub> | 700 | | 1300 | μS | | 3 | | External reset pulse width <sup>2</sup> (t <sub>cyc</sub> = 1/f <sub>Self_reset</sub> ) | t <sub>extrst</sub> | 100 | _ | | ns | | 4 | | Reset low drive | t <sub>rstdrv</sub> | 66 x t <sub>cyc</sub> | | _ | ns | | 5 | | Active background debug mode latch setup time | t <sub>MSSU</sub> | 500 | | _ | ns | | 6 | | Active background debug mode latch hold time | t <sub>MSH</sub> | 100 | | _ | ns | | 7 | | IRQ pulse width Asynchronous path <sup>2</sup> Synchronous path <sup>3</sup> | t <sub>ILIH,</sub> t <sub>IHIL</sub> | 100<br>1.5 x t <sub>cyc</sub> | _ | _ | ns | | 8 | | KBIPx pulse width Asynchronous path <sup>2</sup> Synchronous path <sup>3</sup> | t <sub>ILIH,</sub> t <sub>IHIL</sub> | 100<br>1.5 x t <sub>cyc</sub> | _ | _ | ns | | 9 | | Port rise and fall time (load = 50 pF) <sup>4</sup> Slew rate control disabled (PTxSE = 0) Slew rate control enabled (PTxSE = 1) | t <sub>Rise</sub> , t <sub>Fall</sub> | | 3<br>30 | | ns | <sup>&</sup>lt;sup>1</sup> Typical values are based on characterization data at $V_{DD} = 5.0V$ , 25°C unless otherwise stated. $<sup>^4</sup>$ Timing is shown with respect to 20% $V_{DD}$ and 80% $V_{DD}$ levels. Temperature range $-40^{\circ}C$ to 105°C. Figure 15. IRQ/KBIPx Timing MCF51JM128 ColdFire Microcontroller, Rev. 0 <sup>&</sup>lt;sup>2</sup> This is the shortest pulse guaranteed to be recognized as a reset pin request. Shorter pulses are not guaranteed to override reset requests from internal sources. This is the minimum pulse width guaranteed to pass through the pin synchronization circuitry. Shorter pulses may or may not be recognized. In stop mode, the synchronizer is bypassed so shorter pulses can be recognized in that case. 33 ## 2.11.2 Timer/PWM (TPM) Module Timing Synchronizer circuits determine the shortest input pulses that can be recognized or the fastest clock that can be used as the optional external source to the timer counter. These synchronizers operate from the current bus rate clock. | NUM | С | Function | Symbol | Min | Max | Unit | |-----|---|---------------------------|---------------------|-----|---------------------|------------------| | 1 | _ | External clock frequency | f <sub>TPMext</sub> | dc | f <sub>Bus</sub> /4 | MHz | | 2 | _ | External clock period | t <sub>TPMext</sub> | 4 | _ | t <sub>cyc</sub> | | 3 | D | External clock high time | t <sub>clkh</sub> | 1.5 | _ | t <sub>cyc</sub> | | 4 | D | External clock low time | t <sub>clkl</sub> | 1.5 | _ | t <sub>cyc</sub> | | 5 | D | Input capture pulse width | t <sub>ICPW</sub> | 1.5 | _ | t <sub>cyc</sub> | **Table 18. TPM Input Timing** Figure 16. Timer External Clock Figure 17. Timer Input Capture Pulse ### 2.11.3 MSCAN **Table 19. MSCAN Wake-up Pulse Characteristics** | Num | С | Parameter | Symbol | Min | Typ <sup>1</sup> | Max | Unit | |-----|---|---------------------------------------|------------------|-----|------------------|-----|------| | 1 | D | MSCAN Wake-up dominant pulse filtered | t <sub>WUP</sub> | | | 2 | μS | | 2 | D | MSCAN Wake-up dominant pulse pass | t <sub>WUP</sub> | 5 | | 5 | μS | Typical values are based on characterization data at V<sub>DD</sub> = 5.0V, 25°C unless otherwise stated. Freescale Semiconductor #### MCF51JM128 ColdFire Microcontroller, Rev. 0 ### 2.12 SPI Characteristics Table 20 and Figure 18 through Figure 21 describe the timing requirements for the SPI system. **Table 20. SPI Electrical Characteristic** | Num <sup>1</sup> | С | Characteristic <sup>2</sup> | Symbol | Min | Max | Unit | |------------------|---|------------------------------------------|------------------------------------------|---------------------------|--------------------------------------------|---------------------------------------| | 1 | | Operating frequency Master Slave | f <sub>op</sub><br>f <sub>op</sub> | f <sub>Bus</sub> /2048dc | f <sub>Bus</sub> /2<br>f <sub>Bus</sub> /4 | Hz | | 2 | | Cycle time<br>Master<br>Slave | t <sub>SCK</sub> | 2<br>4 | 2048<br>— | t <sub>cyc</sub> | | 3 | | Enable lead time Master Slave | t <sub>Lead</sub><br>t <sub>Lead</sub> | <br>1/2 | 1/2<br>— | t <sub>SCK</sub> t <sub>S</sub><br>CK | | 4 | | Enable lag time<br>Master<br>Slave | t <sub>Lag</sub><br>t <sub>Lag</sub> | <br>1/2 | 1/2<br>— | t <sub>SCK</sub> t <sub>S</sub><br>CK | | 5 | | Clock (SPSCK) high time Master and Slave | t <sub>SCKH</sub> | 1/2 t <sub>SCK</sub> – 25 | _ | ns | | 6 | | Clock (SPSCK) low time Master and Slave | t <sub>SCKL</sub> | 1/2 t <sub>SCK</sub> – 25 | _ | ns | | 7 | | Data setup time (inputs) Master Slave | t <sub>SI(M)</sub><br>t <sub>SI(S)</sub> | 30<br>30 | | ns<br>ns | | 8 | | Data hold time (inputs) Master Slave | t <sub>HI(M)</sub><br>t <sub>HI(S)</sub> | 30<br>30 | _<br>_ | ns<br>ns | | 9 | | Access time, slave <sup>3</sup> | t <sub>A</sub> | 0 | 40 | ns | | 10 | | Disable time, slave <sup>4</sup> | t <sub>dis</sub> | _ | 40 | ns | | 11 | | Data setup time (outputs) Master Slave | t <sub>SO</sub> | 25<br>25 | | ns<br>ns | | 12 | | Data hold time (outputs) Master Slave | t <sub>HO</sub><br>t <sub>HO</sub> | -10<br>-10 | | ns<br>ns | <sup>&</sup>lt;sup>1</sup> Refer to Figure 18 through Figure 21. All timing is shown with respect to 20% $V_{DD}$ and 70% $V_{DD}$ , unless noted; 100 pF load on all SPI pins. All timing assumes slew rate control disabled and high drive strength enabled for SPI output pins. <sup>&</sup>lt;sup>3</sup> Time to data active from high-impedance state. <sup>&</sup>lt;sup>4</sup> Hold time to high-impedance state. 35 #### NOTES: - 1. $\overline{SS}$ output mode (MODFEN = 1, SSOE = 1). - 2. LSBF = 0. For LSBF = 1, bit order is LSB, bit 1, ..., bit 6, MSB. Figure 18. SPI Master Timing (CPHA = 0) #### NOTES: - 1. $\overline{SS}$ output mode (MODFEN = 1, SSOE = 1). - 2. LSBF = 0. For LSBF = 1, bit order is LSB, bit 1, ..., bit 6, MSB. Figure 19. SPI Master Timing (CPHA = 1) MCF51JM128 ColdFire Microcontroller, Rev. 0 1. Not defined but normally MSB of character received Figure 20. SPI Slave Timing (CPHA = 0) 1. Not defined but normally LSB of character received Figure 21. SPI Slave Timing (CPHA = 1) # 2.13 Flash Specifications This section provides details about program/erase times and program-erase endurance for the Flash memory. Program and erase operations do not require any special power sources other than the normal V<sub>DD</sub> supply. **Table 21. Flash Characteristics** | Num | С | Characteristic | Symbol | Min | Typ <sup>1</sup> | Max | Unit | |-----|---|---------------------------------------------------------------------------------------------------|-------------------------|--------|------------------|-------------------|-------------------| | 1 | | Supply voltage for program/erase | V <sub>prog/erase</sub> | 2.7 | | 5.5 | V | | 2 | | Supply voltage for read operation | V <sub>Read</sub> | 2.7 | | 5.5 | V | | 3 | | Internal FCLK frequency <sup>2</sup> | f <sub>FCLK</sub> | 150 | | 200 | kHz | | 4 | | Internal FCLK period (1/FCLK) | t <sub>Fcyc</sub> | 5 | | 6.67 | μS | | 5 | | Byte program time (random location) <sup>(2)</sup> | t <sub>prog</sub> | | 9 | | t <sub>Fcyc</sub> | | 6 | | Byte program time (burst mode) <sup>(2)</sup> | t <sub>Burst</sub> | | 4 | | t <sub>Fcyc</sub> | | 7 | | Page erase time <sup>3</sup> | t <sub>Page</sub> | 4000 | | t <sub>Fcyc</sub> | | | 8 | | Mass erase time <sup>(2)</sup> | t <sub>Mass</sub> | | 20,000 | | t <sub>Fcyc</sub> | | 9 | С | Program/erase endurance <sup>4</sup> T <sub>L</sub> to T <sub>H</sub> = -40°C to + 105°C T = 25°C | | 10,000 | <br>100,000 | _ | cycles | | 10 | | Data retention <sup>5</sup> | t <sub>D_ret</sub> | 15 | 100 | _ | years | <sup>&</sup>lt;sup>1</sup> Typical values are based on characterization data at $V_{DD} = 5.0 \text{ V}$ , 25°C unless otherwise stated. ### 2.14 USB Electricals The USB electricals for the USBOTG module conform to the standards documented by the Universal Serial Bus Implementers Forum. For the most up-to-date standards, visit http://www.usb.org. If the Freescale USBOTG implementation requires additional or deviant electrical characteristics, this space would be used to communicate that information. <sup>&</sup>lt;sup>2</sup> The frequency of this clock is controlled by a software setting. These values are hardware state machine controlled. User code does not need to count cycles. This information supplied for calculating approximate time to program and erase. Typical endurance for Flash was evaluated for this product family on the 9S12Dx64. For additional information on how Freescale Semiconductor defines typical endurance, please refer to Engineering Bulletin EB619/D, Typical Endurance for Nonvolatile Memory. <sup>&</sup>lt;sup>5</sup> **Typical data retention** values are based on intrinsic capability of the technology measured at high temperature and de-rated to 25°C using the Arrhenius equation. For additional information on how Freescale Semiconductor defines typical data retention, please refer to Engineering Bulletin EB618/D, *Typical Data Retention for Nonvolatile Memory*. | | Symbol | Unit | Min | Тур | Max | |---------------------------------------------|----------------------|------|-----|-----|-----| | Regulator operating voltage | V <sub>regin</sub> | V | 3.9 | _ | 5.5 | | Vreg output | V <sub>regout</sub> | V | 3 | 3.3 | 3.6 | | Vusb33 input with internal Vreg<br>disabled | V <sub>usb33in</sub> | V | 3 | 3.3 | 3.6 | | VREG Quiescent Current | I <sub>VRQ</sub> | mA | 1 | 0.5 | _ | ### 2.15 EMC Performance Electromagnetic compatibility (EMC) performance is highly dependant on the environment in which the MCU resides. Board design and layout, circuit topology choices, location and characteristics of external components as well as MCU software operation all play a significant role in EMC performance. The system designer should consult Freescale applications notes such as AN2321, AN1050, AN1263, AN2764, and AN1259 for advice and guidance specifically targeted at optimizing EMC performance. ### 2.15.1 Radiated Emissions Microcontroller radiated RF emissions are measured from 150 kHz to 1 GHz using the TEM/GTEM Cell method in accordance with the IEC 61967-2 and SAE J1752/3 standards. The measurement is performed with the microcontroller installed on a custom EMC evaluation board while running specialized EMC test software. The radiated emissions from the microcontroller are measured in a TEM cell in two package orientations (North and East). For more detailed information concerning the evaluation results, conditions and setup, please refer to the EMC Evaluation Report for this device. The maximum radiated RF emissions of the tested configuration in all orientations are less than or equal to the reported emissions levels. **Table 23. Radiated Emissions** | Parameter | Symbol | Conditions | Frequency | f <sub>OSC</sub> /f <sub>BUS</sub> | Level <sup>1</sup><br>(Max) | Unit | |---------------------|---------------------|-----------------------------------------------------------|----------------|------------------------------------|-----------------------------|------| | | V <sub>RE_TEM</sub> | $V_{DD} = 5.5V$ $T_A = +25^{\circ}C$ package type 64 LQFP | 0.15 – 50 MHz | 4 MHz crystal<br>24 MHz Bus | TBD | dBμV | | | | | 50 – 150 MHz | | TBD | | | Radiated emissions, | | | 150 – 500 MHz | | TBD | | | electric field | | | 500 – 1000 MHz | | TBD | | | | | | IEC Level | | TBD | _ | | | | | SAE Level | | TBD | _ | Data based on qualification test results. ## 2.15.2 Conducted Transient Susceptibility Microcontroller transient conducted susceptibility is measured in accordance with an internal Freescale test method. The measurement is performed with the microcontroller installed on a custom EMC evaluation board and running specialized EMC test software designed in compliance with the test method. The conducted susceptibility is determined by injecting the transient susceptibility signal on each pin of the microcontroller. The transient waveform and injection methodology is based on IEC MCF51JM128 ColdFire Microcontroller, Rev. 0 ### **Preliminary Electrical Characteristics** 61000-4-4 (EFT/B). The transient voltage required to cause performance degradation on any pin in the tested configuration is greater than or equal to the reported levels unless otherwise indicated by footnotes below the table. **Table 24. Conducted Transient Susceptibility** | Parameter | Symbol | Conditions | f <sub>OSC</sub> /f <sub>BUS</sub> | Result | Amplitude <sup>1</sup><br>(Min) | Unit | |-------------------------------------------|---------------------|-----------------------------------------------------------------------------|------------------------------------|--------|---------------------------------|------| | | V <sub>CS_EFT</sub> | V <sub>DD</sub> = 5.5V<br>T <sub>A</sub> = +25°C<br>package type<br>64 LQFP | 4MHz crystal<br>24 MHz Bus | Α | TBD | kV | | Conducted susceptibility, electrical fast | | | | В | TBD | | | transient/burst (EFT/B) | | | | С | TBD | | | | | | | D | TBD | | <sup>&</sup>lt;sup>1</sup> Data based on qualification test results. Not tested in production. The susceptibility performance classification is described in Table 25. **Table 25. Susceptibility Performance Classification** | Result | Performance Criteria | | | |--------|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | А | No failure | The MCU performs as designed during and after exposure. | | | В | Self-recovering failure | The MCU does not perform as designed during exposure. The MCU returns automatically to normal operation after exposure is removed. | | | С | Soft failure | The MCU does not perform as designed during exposure. The MCU does not return to normal operation until exposure is removed and the RESET pin is asserted. | | | D | Hard failure | The MCU does not perform as designed during exposure. The MCU does not return to normal operation until exposure is removed and the power to the MCU is cycled. | | | E | Damage | The MCU does not perform as designed during and after exposure. The MCU cannot be returned to proper operation due to physical damage or other permanent performance degradation. | | MCF51JM128 ColdFire Microcontroller, Rev. 0 Freescale Semiconductor 39 # 3.1 80-pin LQFP | ** freescale | |-----------------------------------------------------------| | ÷ 11.0005415 | | semiconauctor | | © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | | ELECTRONIC VERSIONS ARE UNCONTROLLED EXCEPT WHEN ACCESSED | | DIRECTLY FROM THE DOCUMENT CONTROL REPOSITORY, PRINTED | | VERSIONS ARE UNCONTROLLED EXCEPT WHEN STAMPED "CONTROLLED | | VERSIONS ARE UNCONTROLLED EXCEPT WHEN STAMPED CONTROLLED | #### MECHANICAL OUTLINES DICTIONARY DOCUMENT NO: 98ARL10530D PAGE: 1418 REV: С DO NOT SCALE THIS DRAWING #### NOTES: - 1. DIMENSIONS ARE IN MILLIMETERS. - 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994. - 3. DATUMS A, B AND D TO BE DETERMINED AT DATUM PLANE H. 4. DIMENSIONS TO BE DETERMINED AT SEATING PLANE C. 5. THIS DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED THE UPPER LIMIT BY MORE THAN 0.08 mm AT MAXIMUM MATERIAL CONDITION. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT, MINIMUM SPACE BETWEEN PROTRUSION AND ADJACENT LEAD SHALL NOT BE LESS THAN 0.07 mm. 6. THIS DIMENSION DOES NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS 0.25 mm PER SIDE. THIS DIMENSION IS MAXIMUM PLASTIC BODY SIZE DIMENSION INCLUDING MOLD MISMATCH. /7. EXACT SHAPE OF EACH CORNER IS OPTIONAL. /8.\THESE DIMENSIONS APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.1 mm AND 0.25 mm FROM THE LEAD TIP. TITLE: 80LD LQFP, 14 X 14 X 1.4 PKG, 0.65 PITCH, CASE OUTLINE CASE NUMBER: 1418-01 STANDARD: NON-JEDEC PACKAGE CODE: 8245 SHEET: 3 OF 4 # 3.2 64-pin LQFP | freescale | |-----------------------------------------------------------| | semiconductor | | © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | | ELECTRONIC VERSIONS ARE UNCONTROLLED EXCEPT WHEN ACCESSED | | DIRECTLY FROM THE DOCUMENT CONTROL REPOSITORY. PRINTED | | VERSIONS ARE UNCONTROLLED EXCEPT WHEN STAMPED "CONTROLLED | | COPY" IN RED. | | MECHANICAL | OUTLINES | |------------|----------| | DICTIO | NARY | DOCUMENT NO: 98ASS23234W PAGE: 840F REV: F DO NOT SCALE THIS DRAWING ### NOTES: - 1. DIMENSIONS ARE IN MILLIMETERS. - 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994. - 3. DATUMS A, B AND D TO BE DETERMINED AT DATUM PLANE H. $\overline{/4}$ dimensions to be determined at seating plane c. 6 THIS DIMENSION DOES NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS 0. 25 mm PER SIDE. THIS DIMENSION IS MAXIMUM PLASTIC BODY SIZE DIMENSION INCLUDING MOLD MISMATCH. /T. EXACT SHAPE OF EACH CORNER IS OPTIONAL. THESE DIMENSIONS APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN O. 1 mm AND O. 25 mm FROM THE LEAD TIP. TITLE: 64LD LQFP, 10 X 10 X 1.4 PKG, 0.5 PITCH, CASE OUTLINE CASE NUMBER: 840F-02 STANDARD: JEDEC MS-026 BCD PACKAGE CODE: 8426 SHEET: # 3.3 64-pin QFP | | MECHANICAL OUTLINES | DOCUMENT NO: 98ASB42844B | | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|--------------------------|--|--| | FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | DICTIONARY | PAGE: 840B | | | | ELECTRONIC VERSIONS ARE UNCONTROLLED EXCEPT WHEN ACCESSED DIRECTLY FROM THE DOCUMENT CONTROL REPOSITORY, PRINTED VERSIONS ARE UNCONTROLLED EXCEPT WHEN STAMPED "CONTROLLED COPY" IN RED. | DO NOT SCALE THIS DRAWING | REV: B | | | #### NOTES: - 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. - 2. CONTROLLING DIMENSION: MILLIMETER. RADIUS OR THE FOOT. - 3. DATUM PLANE -H- IS LOCATED AT BOTTOM OF LEAD AND IS COINCIDENT WITH THE LEAD WHERE THE LEAD EXITS THE PLASTIC BODY AT THE BOTTOM OF THE PARTING LINE. - 4. DATUMS A-B AND -D- TO BE DETERMINED AT DATUM PLANE -H-. | ⚠ DIMENSIONS TO BE DETERMINED AT SEATING PLANE -C | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | DIMENSIONS DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS 0.25mm PER SIDE. DIMENSIONS DO INCLUDE MOLD MISMATCH AND ARE DETERMINED AT DATUM PLANE | ₹<br>-H- | | DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08mm TOTAL IN EXCESS OF THE DIMENSION AT MAXIMUM MATERIAL CONDICTION. DAMBAR CANNOT BE LOCATED ON THE LOWER | | | TITLE: | CASE NUMBER: 840B-01 | |--------------------|----------------------------------| | 64LD QFP (14 X 14) | STANDARD: NON-JEDEC | | | PACKAGE CODE: 6057 SHEET: 3 OF 4 | # 3.4 44-pin LQFP MCF51JM128 ColdFire Microcontroller, Rev. 0 | a due e e e e e e | MECHANICAL DUTLINES | DOCUMENT NO: 98ASS23225W | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|--------------------------|---| | FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | DICTIONARY | PAGE: 824D | | | ELECTRONIC VERSIONS ARE UNCONTROLLED EXCEPT WHEN ACCESSED DIRECTLY FROM THE DOCUMENT CONTROL REPOSITORY, PRINTED VERSIONS ARE UNCONTROLLED EXCEPT WHEN STAMPED 'CONTROLLED COPY' IN RED. | DO NOT SCALE THIS DRAWING | REV: D | ] | | | | | ٦ | #### NOTES: - 1. DIMENSIONS AND TOLERANCING PER ASME Y14.5M-1994. - 2. CONTROLLING DIMENSION: MILLIMETER - 3. DATUM PLANE H IS LOCATED AT BOTTOM OF LEAD AND IS COINCIDENT WITH THE LEAD WHERE THE LEAD EXITS THE PLASTIC BODY AT THE BOTTOM OF THE PARTING LINE. - 4. DATUMS L, M AND N TO BE DETERMINED AT DATUM PLANE H. $\sqrt{5}$ . DIMENSIONS TO BE DETERMINED AT SEATING PLANE T. - DIMENSIONS DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS 0.25 PER SIDE. DIMENSIONS DO INCLUDE MOLD MISMATCH AND ARE DETERMINED AT DATUM PLANE H. - DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. DAMBAR PROTRUSION SHALL NOT CAUSE THE DIMENSION TO EXCEED 0.53. MINIMUM SPACE BETWEEN PROTRUSION AND ADJACENT LEAD OR PROTRUSION 0.07. | TITLE: | CASE NUMBER: 824D-02 | | |-----------------------------------|----------------------------------|--| | | STANDARD: JEDEC MS-026 BCB | | | 10 X 10 PKG, 0.8 PITCH, 1.4 THICK | PACKAGE CODE: 8256 SHEET: 3 OF 4 | | # 4 Revision History MCF51JM128 ColdFire Microcontroller, Rev. 0 **Revision History** **Revision History** #### How to Reach Us: **Home Page:** www.freescale.com Web Support: http://www.freescale.com/support **USA/Europe or Locations Not Listed:** Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 +1-800-521-6274 or +1-480-768-2130 www.freescale.com/support Europe, Middle East, and Africa: Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support ### Japan: Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com #### Asia/Pacific: Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com For Literature Requests Only: Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 1-800-441-2447 or 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com Document Number: MCF51JM128 Rev. 0 01/2008 Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part. RoHS-compliant and/or Pb-free versions of Freescale products have the functionality and electrical characteristics as their non-RoHS-compliant and/or non-Pb-free counterparts. For further information, see <a href="http://www.freescale.com">http://www.freescale.com</a> or contact your Freescale sales representative. For information on Freescale's Environmental Products program, go to <a href="http://www.freescale.com/epp.">http://www.freescale.com/epp.</a> Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2008. All rights reserved.