# PRELIMINARY # 16-Mbit (512K X 32) Static RAM #### **Features** - · High speed - $t_{AA} = 10 \text{ ns}$ - · Low active power - I<sub>CC</sub> = 150 mA @ 10 ns - · Low CMOS standby power - $I_{SB2} = 25 \text{ mA}$ - Operating voltages of 3.3 ± 0.3V - 2.0V data retention - Automatic power-down when deselected - TTL-compatible inputs and outputs - Easy memory expansion with CE<sub>1</sub>, CE<sub>2</sub>, and CE<sub>3</sub> features - Available in Pb-free 119-ball plastic ball grid array (PBGA) package #### **Functional Description** The CY7C1062DV33 is a high-performance CMOS Static RAM organized as 524,288 words by 32 bits. Writing to the device is accomplished by enabling the chip ( $\overline{CE}_1$ , $\overline{CE}_2$ and $\overline{CE}_3$ LOW) and forcing the Write Enable ( $\overline{WE}$ ) input LOW. If Byte Enable A ( $\overline{B}_A$ ) is LOW, then data from I/O pins (I/O<sub>0</sub> through I/O<sub>7</sub>), is written into the location specified on the address pins ( $A_0$ through $A_{18}$ ). If Byte Enable B ( $\overline{B}_B$ ) is LOW, then data from I/O pins (I/O<sub>8</sub> through I/O<sub>15</sub>) is written into the location specified on the address pins ( $A_0$ through $A_{18}$ ). Likewise, $\overline{B}_C$ and $\overline{B}_D$ correspond with the I/O pins I/O<sub>16</sub> to I/O<sub>23</sub> and I/O<sub>24</sub> to I/O<sub>31</sub>, respectively. Reading from the device is accomplished by enabling the chip $(\overline{CE}_1,\overline{CE}_2,\text{ and }\overline{CE}_3\text{ LOW})$ while forcing the Output Enable (OE) LOW and Write Enable (WE) HIGH. If the first Byte Enable ( $\overline{B}_A$ ) is LOW, then data from the memory location specified by the address pins will appear on I/O $_0$ to I/O $_7$ . If Byte Enable B ( $\overline{B}_B$ ) is LOW, then data from memory will appear on I/O $_8$ to I/O $_{15}$ . Similarly, $\overline{B}_c$ and $\overline{B}_D$ correspond to the third and fourth bytes. See the truth table at the back of this data sheet for a complete description of read and write modes. The input/output pins (I/O<sub>0</sub> through I/O<sub>31</sub>) are placed <u>in a high-impedance</u> state when the device is deselected ( $\overline{CE}_1$ , $\overline{CE}_2$ or $\overline{CE}_3$ HIGH), the outputs are disabled ( $\overline{OE}$ HIGH), the byte selects are disabled ( $\overline{B}_{A-D}$ HIGH), or during a write operation ( $\overline{CE}_1$ $\overline{CE}_2$ , and $\overline{CE}_3$ LOW, and $\overline{WE}$ LOW). The CY7C1062DV33 is available in 119-ball plastic ball grid array (PBGA) package. ### **Selection Guide** | | -10 | Unit | |------------------------------|-----|------| | Maximum Access Time | 10 | ns | | Maximum Operating Current | 150 | mA | | Maximum CMOS Standby Current | 25 | mA | # Pin Configuration<sup>[1]</sup> # 119-ball PBGA (Top View) | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | |---|--------------------|------------------|-----------------|----------------|-----------------|------------------|-------------------| | Α | I/O <sub>16</sub> | Α | Α | Α | Α | Α | I/O <sub>0</sub> | | В | I/O <sub>17</sub> | Α | Α | Œ <sub>1</sub> | Α | Α | I/O <sub>1</sub> | | С | I/O <sub>18</sub> | B <sub>c</sub> | CE <sub>2</sub> | NC | CE <sub>3</sub> | $\overline{B}_a$ | I/O <sub>2</sub> | | D | I/O <sub>19</sub> | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | I/O <sub>3</sub> | | E | I/O <sub>20</sub> | $V_{SS}$ | $V_{DD}$ | $V_{SS}$ | $V_{DD}$ | V <sub>SS</sub> | I/O <sub>4</sub> | | F | I/O <sub>21</sub> | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | I/O <sub>5</sub> | | G | I/O <sub>22</sub> | $V_{SS}$ | $V_{DD}$ | $V_{SS}$ | $V_{DD}$ | $V_{SS}$ | I/O <sub>6</sub> | | Н | I/O <sub>23</sub> | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | I/O <sub>7</sub> | | J | NC V <sub>SS</sub> | | $V_{DD}$ | $V_{SS}$ | $V_{DD}$ | $V_{SS}$ | NC | | K | I/O <sub>24</sub> | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | I/O <sub>8</sub> | | L | I/O <sub>25</sub> | $V_{SS}$ | $V_{DD}$ | $V_{SS}$ | $V_{DD}$ | $V_{SS}$ | I/O <sub>9</sub> | | M | I/O <sub>26</sub> | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | I/O <sub>10</sub> | | N | I/O <sub>27</sub> | $V_{SS}$ | $V_{DD}$ | $V_{SS}$ | $V_{DD}$ | $V_{SS}$ | I/O <sub>11</sub> | | Р | I/O <sub>28</sub> | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | V <sub>SS</sub> | $V_{DD}$ | I/O <sub>12</sub> | | R | I/O <sub>29</sub> | A B <sub>d</sub> | | NC | B <sub>b</sub> | Α | I/O <sub>13</sub> | | Т | I/O <sub>30</sub> | Α | Α | WE | Α | Α | I/O <sub>14</sub> | | U | I/O <sub>31</sub> | Α | Α | ŌE | Α | Α | I/O <sub>15</sub> | #### Note: Page 2 of 10 NC pins are not connected on the die #### **Maximum Ratings** (Above which the useful life may be impaired. For user guidelines, not tested.) Storage Temperature .....-65°C to +150°C Ambient Temperature with Power Applied ......–55°C to +125°C Supply Voltage on $\rm V_{CC}$ Relative to $\rm GND^{[2]}.....-0.5V$ to +4.6V DC Voltage Applied to Outputs in High-Z State<sup>[2]</sup> ...... –0.5V to V<sub>CC</sub> + 0.5V | DC Input Voltage <sup>[2]</sup> | -0.5V to V <sub>CC</sub> + 0.5V | |---------------------------------|---------------------------------| | Current into Outputs (LOW) | 20 mA | | Static Discharge Voltage | >2001V | | (per MIL-STD-883, Method 3015) | | | Latch-up Current | >200 mA | # **Operating Range** | Range | Ambient<br>Temperature | V <sub>CC</sub> | |------------|------------------------|-----------------| | Industrial | –40°C to +85°C | $3.3V\pm0.3V$ | ### DC Electrical Characteristics Over the Operating Range | | | | _ | | | |------------------|-------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|------|-----------------------|------| | Parameter | Description | Test Conditions <sup>[7]</sup> | Min. | Max. | Unit | | V <sub>OH</sub> | Output HIGH Voltage | V <sub>CC</sub> = Min., I <sub>OH</sub> = -4.0 mA | 2.4 | | V | | V <sub>OL</sub> | Output LOW Voltage | V <sub>CC</sub> = Min., I <sub>OL</sub> = 8.0 mA | | 0.4 | V | | V <sub>IH</sub> | Input HIGH Voltage | | 2.0 | V <sub>CC</sub> + 0.3 | V | | V <sub>IL</sub> | Input LOW Voltage <sup>[2]</sup> | | -0.3 | 0.8 | V | | I <sub>IX</sub> | Input Leakage Current | $GND \le V_I \le V_{CC}$ | -1 | +1 | μΑ | | I <sub>OZ</sub> | Output Leakage Current | $GND \le V_{OUT} \le V_{CC}$ , Output Disabled | -1 | +1 | μΑ | | I <sub>CC</sub> | V <sub>CC</sub> Operating Supply Current | $V_{CC} = Max.$ , $f = f_{MAX} = 1/t_{RC}$<br>$I_{OUT} = 0$ mA CMOS levels | | 150 | mA | | I <sub>SB1</sub> | Automatic CE Power-down<br>Current —TTL Inputs | Max. $V_{CC}$ , $\overline{CE} \ge V_{IH}$ , $V_{IN} \ge V_{IH}$ or $V_{IN} \le V_{IL}$ , $f = f_{MAX}$ | | 30 | mA | | I <sub>SB2</sub> | Automatic CE Power-down<br>Current —CMOS Inputs | Max. $V_{CC}$ , $\overline{CE} \ge V_{CC} - 0.3V$ , $V_{IN} \ge V_{CC} - 0.3V$ , or $V_{IN} \le 0.3V$ , $f = 0$ | | 25 | mA | #### Capacitance<sup>[3]</sup> | Parameter | Description | Test Conditions | Max. | Unit | |------------------|-------------------|----------------------------------------------------|------|------| | C <sub>IN</sub> | Input Capacitance | $T_A = 25^{\circ}C$ , $f = 1$ MHz, $V_{CC} = 3.3V$ | 8 | pF | | C <sub>OUT</sub> | I/O Capacitance | | 10 | pF | #### Thermal Resistance<sup>[3]</sup> | Parameter | Description | Test Conditions | All - Packages | Unit | |-------------------|---------------------------------------|----------------------------------------|----------------|------| | $\Theta_{JA}$ | , | Still Air, soldered on a 3 × 4.5 inch, | TBD | °C/W | | $\Theta_{\sf JC}$ | Thermal Resistance (Junction to Case) | four-layer printed circuit board | TBD | °C/W | #### AC Test Loads and Waveforms<sup>[4]</sup> #### Notes: - V<sub>IL</sub> (min.) = -2.0V and V<sub>IH</sub>(max) = V<sub>CC</sub> + 2V for pulse durations of less than 20 ns. Tested initially and after any design or process changes that may affect these parameters. Valid SRAM operation does not occur until the power supplies have reached the minimum operating V<sub>DD</sub> (3.0V). 100μs (t<sub>power</sub>) after reaching the minimum operating V<sub>DD</sub>, normal SRAM operation can begin including reduction in V<sub>DD</sub> to the data retention (V<sub>CCDR</sub>, 2.0V) voltage. Document #: 38-05477 Rev.\*C #### AC Switching Characteristics Over the Operating Range<sup>[5]</sup> | | | | 10 | | | |---------------------------------|--------------------------------------------------------------|------|------|------|--| | Parameter | Description | Min. | Max. | Unit | | | Read Cycle | | | | | | | t <sub>power</sub> | V <sub>CC</sub> (typical) to the first access <sup>[6]</sup> | 100 | | μS | | | t <sub>RC</sub> | Read Cycle Time | 10 | | ns | | | t <sub>AA</sub> | Address to Data Valid | | 10 | ns | | | t <sub>OHA</sub> | Data Hold from Address Change | 3 | | ns | | | t <sub>ACE</sub> | CE active LOW to Data Valid <sup>[7]</sup> | | 10 | ns | | | t <sub>DOE</sub> | OE LOW to Data Valid | | 5 | ns | | | t <sub>LZOE</sub> | OE LOW to Low-Z <sup>[8]</sup> | 1 | | ns | | | t <sub>HZOE</sub> | OE HIGH to High-Z <sup>[8]</sup> | | 5 | ns | | | t <sub>LZCE</sub> | CE active LOW to Low-Z <sup>[7, 8]</sup> | 3 | | ns | | | t <sub>HZCE</sub> | CE deselect HIGH to High-Z <sup>[7, 8]</sup> | | 5 | ns | | | t <sub>PU</sub> | CE active LOW to Power-up <sup>[7, 9]</sup> | 0 | | ns | | | t <sub>PD</sub> | CE deselect HIGH to Power-down <sup>[7, 9]</sup> | | 10 | ns | | | t <sub>DBE</sub> | Byte Enable to Data Valid | | 5 | ns | | | t <sub>LZBE</sub> | Byte Enable to Low-Z <sup>[8]</sup> | 1 | | ns | | | t <sub>HZBE</sub> | Byte Disable to High-Z <sup>[8]</sup> | | 5 | ns | | | Write Cycle <sup>[10, 11]</sup> | ] | | | | | | $t_{WC}$ | Write Cycle Time | 10 | | ns | | | t <sub>SCE</sub> | CE active LOW LOW to Write End <sup>[7]</sup> | 7 | | ns | | | t <sub>AW</sub> | Address Set-up to Write End | 7 | | ns | | | t <sub>HA</sub> | Address Hold from Write End | 0 | | ns | | | t <sub>SA</sub> | Address Set-up to Write Start | 0 | | ns | | | t <sub>PWE</sub> | WE Pulse Width | 7 | | ns | | | t <sub>SD</sub> | Data Set-up to Write End | 5.5 | | ns | | | t <sub>HD</sub> | Data Hold from Write End | 0 | | ns | | | t <sub>LZWE</sub> | WE HIGH to Low-Z <sup>[8]</sup> | 3 | | | | | t <sub>HZWE</sub> | WE LOW to High-Z <sup>[8]</sup> | | 5 | ns | | | t <sub>BW</sub> | Byte Enable to End of Write | 7 | | ns | | #### Notes: - Notes: 5. Test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V. Test conditions for the read cycle use output loading as shown in (a) of AC Test Loads, unless specified otherwise. 6. toomer gives the minimum amount of time that the power supply should be at typical V<sub>CC</sub> values until the first memory access can be performed. 7. CE indicates a combination of all three chip enables. When active LOW, CE indicates the CE<sub>1</sub> and CE<sub>2</sub> and CE<sub>3</sub> LOW. When deselect HIGH, CE indicates the CE<sub>1</sub> or CE<sub>2</sub> or CE<sub>3</sub> HIGH 8. thzOc, thzCE, thzWE, thzBE, and thzOE, thzCE, thzWE, and the transition is measured the companient of the standy-state voltage. 9. These parameters are guaranteed by design and are not tested. 10. The internal write time of the memory is defined by the overlap of CE<sub>1</sub> LOW, CE<sub>2</sub> LOW, CE<sub>3</sub> LOW and WE LOW. The chip enables must be active and WE must be LOW to initiate a write, and the transition of any of these signals can terminate the write. The input data set-up and hold timing should be referenced to the leading edge of the signal that terminates the write. 11. The minimum write cycle time for Write Cycle No. 3 (WE controlled, OE LOW) is the sum of the total conditions for the read cycle use output loads. - 11. The minimum write cycle time for Write Cycle No. 3 ( $\overline{\text{WE}}$ controlled, $\overline{\text{OE}}$ LOW) is the sum of $t_{\text{HZWE}}$ and $t_{\text{SD}}$ . #### Data Retention Characteristics (Over the Operating Range) | Parameter | Description | Conditions | Min. | Тур. | Max. | Unit | |---------------------------------|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------|-----------------|------|------|------| | $V_{DR}$ | V <sub>CC</sub> for Data Retention | | 2 | | | V | | I <sub>CCDR</sub> | Data Retention Current | $V_{CC} = 2V$ , $\overline{CE}_1 \ge V_{CC} - 0.2V$ ,<br>$CE_2 \le 0.2V$ , $V_{IN} \ge V_{CC} - 0.2V$ or $V_{IN} \le 0.2V$ | | | 25 | mA | | t <sub>CDR</sub> <sup>[3]</sup> | Chip Deselect to Data Retention Time | | 0 | | | ns | | t <sub>R</sub> <sup>[12]</sup> | Operation Recovery Time | | t <sub>RC</sub> | | | ns | #### **Data Retention Waveform** # **Switching Waveforms** Read Cycle No. 1<sup>[13,14]</sup> Read Cycle No. 2 (OE Controlled)[13, 15, 15] #### Notes: - 12. Full device operation requires linear V<sub>CC</sub> ramp from V<sub>DR</sub> to V<sub>CC(min.)</sub> ≥ 50 μs or stable at V<sub>CC(min.)</sub> ≥ 50 μs 13. Device is continuously selected. $\overline{\text{OE}}$ , $\overline{\text{CE}}$ , $\overline{\text{B}}_{\text{A}}$ , $\overline{\text{B}}_{\text{B}}$ , $\overline{\text{B}}_{\text{C}}$ , $\overline{\text{B}}_{\text{D}}$ = V<sub>IL</sub>. - 14. WE is HIGH for read cycle. - 15. Address valid prior to or coincident with $\overline{\text{CE}}$ transition LOW. # Switching Waveforms (continued) Write Cycle No. 1 (CE Controlled)[15, 16, 17] Write Cycle No. 2 $(\overline{B}_A, \overline{B}_B, \overline{B}_C, \overline{B}_D \text{ Controlled})^{[15, 16, 17]}$ #### Notes: <sup>16.</sup> Data I/O is high-impedance if $\overline{OE}$ or $\overline{B}_{\underline{A}}$ , $\overline{B}_{\underline{B}}$ , $\overline{B}_{\underline{C}}$ , $\overline{B}_{\underline{D}} = V_{\underline{IH}}$ . 17. If $\overline{CE}$ goes HIGH simultaneously with $\overline{WE}$ going HIGH, the output remains in a high-impedance state. # Switching Waveforms (continued) Write Cycle No. 3 (WE Controlled, OE LOW) ### **Truth Table** | CE <sub>1</sub> | CE <sub>2</sub> | CE <sub>3</sub> | OE | WE | B <sub>A</sub> | B <sub>B</sub> | B <sub>c</sub> | B <sub>D</sub> | I/O <sub>0</sub> -I/O <sub>7</sub> | I/O <sub>8</sub> -I/O <sub>15</sub> | I/O <sub>16</sub> -I/O <sub>23</sub> | I/O <sub>24</sub> -I/O <sub>31</sub> | Mode | Power | |-----------------|-----------------|-----------------|----|----|----------------|----------------|----------------|----------------|------------------------------------|-------------------------------------|--------------------------------------|--------------------------------------|----------------------------------|--------------------| | Н | Χ | Х | Χ | Х | Χ | Χ | Х | Χ | High-Z | High-Z | High-Z | High-Z | Power Down | (I <sub>SB</sub> ) | | Х | Н | Х | Х | Х | Х | Χ | Х | Χ | High-Z | High-Z | High-Z | High-Z | Power Down | (I <sub>SB</sub> ) | | Х | X | Н | Χ | Х | Х | Χ | Х | Χ | High-Z | High-Z | High-Z | High-Z | Power Down | (I <sub>SB</sub> ) | | L | ١ | L | L | Ι | L | L | L | L | Data Out | Data Out | Data Out | Data Out | Read All Bits | (I <sub>CC</sub> ) | | ٦ | L | Г | L | I | L | I | Η | Н | Data Out | High-Z | High-Z | High-Z | Read Byte A<br>Bits Only | (I <sub>CC</sub> ) | | L | L | L | L | Η | I | L | Н | Н | High-Z | Data Out | High-Z | High-Z | Read Byte B<br>Bits Only | (I <sub>CC</sub> ) | | L | L | L | L | I | I | I | L | Н | High-Z | High-Z | Data Out | High-Z | Read Byte C<br>Bits Only | (I <sub>CC</sub> ) | | L | L | L | L | Н | H | I | Н | L | High-Z | High-Z | High-Z | Data Out | Read Byte D<br>Bits Only | (I <sub>CC</sub> ) | | L | L | L | Х | L | L | L | L | L | Data In | Data In | Data In | Data In | Write All Bits | (I <sub>CC</sub> ) | | ٦ | L | Г | Χ | Г | L | I | Η | Н | Data In | High-Z | High-Z | High-Z | Write Byte A<br>Bits Only | (I <sub>CC</sub> ) | | L | L | L | Х | L | I | L | Н | Н | High-Z | Data In | High-Z | High-Z | Write Byte B<br>Bits Only | (I <sub>CC</sub> ) | | L | L | L | Х | L | I | I | L | Н | High-Z | High-Z | Data In | High-Z | Write Byte C<br>Bits Only | (I <sub>CC</sub> ) | | L | L | L | Х | L | H | I | Н | L | High-Z | High-Z | High-Z | Data In | Write Byte D<br>Bits Only | (I <sub>CC</sub> ) | | L | L | L | Н | Η | Х | Х | Х | Х | High-Z | High-Z | High-Z | High-Z | Selected,<br>Outputs<br>Disabled | (I <sub>CC</sub> ) | | L | L | L | Х | Х | Н | Н | Н | Н | High-Z | High-Z | High-Z | High-Z | Selected,<br>Outputs<br>Disabled | (I <sub>CC</sub> ) | # **Ordering Information** | Speed<br>(ns) | Ordering Code | Package<br>Diagram | Package Type | Operating<br>Range | |---------------|---------------------|--------------------|---------------------------------------------------------------|--------------------| | 10 | CY7C1062DV33-10BGXI | 51-85115 | 119-ball Plastic Ball Grid Array (14 x 22 x 2.4 mm) (Pb-free) | Industrial | #### **Package Diagram** #### 119-ball PBGA (14 x 22 x 2.4 mm) (51-85115) All product and company names mentioned in this document may be the trademarks of their respective holders Document #: 38-05477 Rev.\*C © Cypress Semiconductor Corporation, 2006. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use # **Document History** | | Document Title: CY7C1062DV33 16-Mbit (512K X 32) Static RAM<br>Document Number: 38-05477 | | | | | | | | | |------|------------------------------------------------------------------------------------------|---------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | REV. | 7. ECN NO. Issue Date Change | | Orig. of<br>Change | Description of Change | | | | | | | ** | 201560 | See ECN | SWI | Advance Data sheet for C9 IPP | | | | | | | *A | 233748 | See ECN | RKF | 1.AC, DC parameters are modified as per EROS (Spec # 01-2165) 2.Pb-free offering in the 'ordering information' | | | | | | | *B | 469420 | See ECN | NXR | Converted from Advance Information to Preliminary Removed –8 and –12 speed bins from product offering Removed Commercial operating Range Changed J7 ball of PBGA from DNU to NC in the pinout diagram Included the Maximum ratings for Static Discharge Voltage and Latch Up Current on page #3 Changed I <sub>CC(Max)</sub> from 220 mA to 150 mA Changed I <sub>SB1(Max)</sub> from 70 mA to 30 mA Changed I <sub>SB2(Max)</sub> from 40 mA to 25 mA Specified the Overshoot spec in footnote # 1 Changed t <sub>SD</sub> from 5.5 ns to 5 ns Added Data Retention Characteristics table and waveform on page # 5. Updated the 48-pin FBGA package Updated the Ordering Information Table | | | | | | | *C | 499604 | See ECN | NXR | Added note# 1 for NC pins Updated Test Condition for $I_{CC}$ in DC Electrical Characteristics table Added note for $t_{ACE}$ , $t_{LZCE}$ , $t_{HZCE}$ , $t_{PU}$ , $t_{PD}$ , $t_{SCE}$ in AC Switching Characteristics Table on page# 4 | | | | | |