# 18-Mbit (512K x 36/1M x 18) Flow-Through SRAM 

## Features

- Supports 133 MHz bus operations
- $512 \mathrm{~K} \times 36$ and $1 \mathrm{M} \times 18$ common IO
- 3.3 V core power supply $\left(\mathrm{V}_{\mathrm{DD}}\right)$
- 2.5 V or 3.3 V IO supply ( $\mathrm{V}_{\mathrm{DDQ}}$ )
- Fast clock-to-output time - 6.5 ns ( 133 MHz version)
- Provides high performance 2-1-1-1 access rate
- User selectable burst counter supporting Intel ${ }^{\circledR}$ Pentium ${ }^{\circledR}$ interleaved or linear burst sequences
- Separate processor and controller address strobes
- Synchronous self-timed write
- Asynchronous output enable
- CY7C1381D/CY7C1383D available in JEDEC-standard Pb-free 100-pin TQFP, Pb-free and non Pb-free 165-ball FBGA package. CY7C1381F/CY7C1383F available in Pb-free and non Pb-free 119-ball BGA package
- IEEE 1149.1 JTAG-Compatible Boundary Scan
- ZZ sleep mode option


## Functional Description ${ }^{[1]}$

The CY7C1381D/CY7C1383D/CY7C1381F/CY7C1383F is a 3.3 V , $512 \mathrm{~K} \times 36$ and $1 \mathrm{M} \times 18$ synchronous flow through SRAMs, designed to interface with high-speed microprocessors with minimum glue logic. Maximum access delay from clock rise is 6.5 ns ( 133 MHz version). A 2-bit on-chip counter captures the first address in a burst and increments the address automatically for the rest of the burst access. All synchronous inputs are gated by registers controlled by a positive edge triggered clock input (CLK). The synchronous inputs include all addresses, all data inputs, address pipelining chip enable ( $\overline{\mathrm{CE}}_{1}$ ), depth-expansion chip enables ( $\mathrm{CE}_{2}$ and $\overline{\mathrm{CE}}_{3}{ }^{[2]}$ ), burst control inputs ( $\overline{\mathrm{ADSC}}, \overline{\mathrm{ADSP}}$, and $\overline{\mathrm{ADV}}$ ), write enables ( $\overline{\mathrm{BW}}_{\mathrm{x}}$, and $\overline{\mathrm{BWE}}$ ), and global write $(\overline{\mathrm{GW}})$. Asynchronous inputs include the output enable ( $\overline{\mathrm{OE}}$ ) and the ZZ pin.
The CY7C1381D/CY7C1383D/CY7C1381F/CY7C1383F allows interleaved or linear burst sequences, selected by the MODE input pin. A HIGH selects an interleaved burst sequence, while a LOW selects a linear burst sequence. Burst accesses can be initiated with the processor address strobe ( $\overline{\mathrm{ADSP}}$ ) or the cache controller address strobe ( $\overline{\mathrm{ADSC}}$ ) inputs. Address advancement is controlled by the address advancement ( $\overline{\mathrm{ADV}}$ ) input.
Addresses and chip enables are registered at rising edge of clock when address strobe processor ( $\overline{\mathrm{ADSP}}$ ) or address strobe controller ( $\overline{\mathrm{ADSC}}$ ) are active. Subsequent burst addresses can be internally generated as controlled by the advance pin ( $\overline{\mathrm{ADV}}$ ).
The CY7C1381D/CY7C1383D/CY7C1381F/CY7C1383F operates from a +3.3 V core power supply while all outputs operate with a +2.5 V or +3.3 V supply. All inputs and outputs are JEDEC-standard and JESD8-5-compatible.

## Selection Guide

|  | $\mathbf{1 3 3} \mathbf{~ M H z}$ | $\mathbf{1 0 0} \mathbf{~ M H z}$ | Unit |
| :--- | :---: | :---: | :---: |
| Maximum Access Time | 6.5 | 8.5 | ns |
| Maximum Operating Current | 210 | 175 | mA |
| Maximum CMOS Standby Current | 70 | 70 | mA |

[^0]
## Logic Block Diagram - CY7C1381D/CY7C1381F ${ }^{[3]}$ (512K x 36)



## Logic Block Diagram - CY7C1383D/CY7C1383F ${ }^{[3]}$ (1M x 18)



Note:
Note:
3. CY7C1381F and CY7C1383F have only 1 chip enable $\left(\overline{C E}_{1}\right)$.

## Pin Configurations

## 100-pin TQFP Pinout (3 Chip Enable)



Pin Configurations (continued)
119-Ball BGA Pinout
CY7C1381F (512K x 36)

|  | 1 | 2 | 3 | 4 | 5 | 6 | 7 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A | $\mathrm{V}_{\text {DDQ }}$ | A | A | $\overline{\text { ADSP }}$ | A | A | $\mathrm{V}_{\text {DDQ }}$ |
| B | NC/288M | A | A | $\overline{\text { ADSC }}$ | A | A | NC/576M |
| C | NC/144M | A | A | $\mathrm{V}_{\mathrm{DD}}$ | A | A | NC/1G |
| D | $\mathrm{DQ}_{\mathrm{C}}$ | $\mathrm{DQP}_{\mathrm{C}}$ | $\mathrm{V}_{\text {SS }}$ | NC | $\mathrm{V}_{\text {SS }}$ | $\mathrm{DQP}_{\mathrm{B}}$ | $\mathrm{DQ}_{\mathrm{B}}$ |
| E | $\mathrm{DQ}_{\mathrm{C}}$ | $\mathrm{DQ}_{\mathrm{C}}$ | $\mathrm{V}_{\mathrm{SS}}$ | $\overline{\mathrm{CE}}_{1}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{DQ}_{\mathrm{B}}$ | $\mathrm{DQ}_{\mathrm{B}}$ |
| F | $\mathrm{V}_{\text {DDQ }}$ | $\mathrm{DQ}_{\mathrm{C}}$ | $\mathrm{V}_{\mathrm{SS}}$ | $\overline{\mathrm{OE}}$ | $\mathrm{V}_{\mathrm{SS}}$ | $\mathrm{DQ}_{\mathrm{B}}$ | $V_{\text {DDQ }}$ |
| G | $\mathrm{DQ}_{\mathrm{C}}$ | $\mathrm{DQ}_{\mathrm{C}}$ | $\overline{\mathrm{BW}}_{\mathrm{C}}$ | $\overline{\text { ADV }}$ | $\overline{\mathrm{BW}}_{\mathrm{B}}$ | $\mathrm{DQ}_{\mathrm{B}}$ | $\mathrm{DQ}_{\mathrm{B}}$ |
| H | $\mathrm{DQ}_{\mathrm{C}}$ | $\mathrm{DQ}_{\mathrm{C}}$ | $\mathrm{V}_{\mathrm{SS}}$ | $\overline{\mathrm{GW}}$ | $\mathrm{V}_{\mathrm{SS}}$ | $\mathrm{DQ}_{\mathrm{B}}$ | $\mathrm{DQ}_{\mathrm{B}}$ |
| J | $\mathrm{V}_{\mathrm{DDQ}}$ | $\mathrm{V}_{\mathrm{DD}}$ | NC | $\mathrm{V}_{\mathrm{DD}}$ | NC | $\mathrm{V}_{\mathrm{DD}}$ | $\mathrm{V}_{\mathrm{DDQ}}$ |
| K | $\mathrm{DQ}_{\mathrm{D}}$ | $\mathrm{DQ}_{\mathrm{D}}$ | $\mathrm{V}_{\mathrm{SS}}$ | CLK | $\mathrm{V}_{\text {SS }}$ | $\mathrm{DQ}_{\mathrm{A}}$ | $\mathrm{DQ}_{\mathrm{A}}$ |
| L | $\mathrm{DQ}_{\mathrm{D}}$ | $\mathrm{DQ}_{\mathrm{D}}$ | $\overline{\mathrm{BW}}_{\mathrm{D}}$ | NC | $\overline{\mathrm{BW}}_{\mathrm{A}}$ | $\mathrm{DQ}_{\mathrm{A}}$ | $\mathrm{DQ}_{\mathrm{A}}$ |
| M | $\mathrm{V}_{\text {DDQ }}$ | $\mathrm{DQ}_{\mathrm{D}}$ | $\mathrm{V}_{S S}$ | $\overline{\text { BWE }}$ | $\mathrm{V}_{S S}$ | $\mathrm{DQ}_{\mathrm{A}}$ | $V_{\text {DDQ }}$ |
| N | $\mathrm{DQ}_{\mathrm{D}}$ | $\mathrm{DQ}_{\mathrm{D}}$ | $\mathrm{V}_{\mathrm{SS}}$ | A1 | $\mathrm{V}_{\mathrm{ss}}$ | $\mathrm{DQ}_{\mathrm{A}}$ | $\mathrm{DQ}_{\mathrm{A}}$ |
| P | $\mathrm{DQ}_{\mathrm{D}}$ | DQP ${ }_{\text {D }}$ | $\mathrm{V}_{\mathrm{SS}}$ | A0 | $\mathrm{V}_{\mathrm{SS}}$ | $\mathrm{DQP}_{\mathrm{A}}$ | $\mathrm{DQ}_{\mathrm{A}}$ |
| R | NC | A | MODE | $\mathrm{V}_{\mathrm{DD}}$ | NC | A | NC |
| T | NC | NC/72M | A | A | A | NC/36M | ZZ |
| U | $\mathrm{V}_{\text {DDQ }}$ | TMS | TDI | TCK | TDO | NC | $\mathrm{V}_{\text {DDQ }}$ |

CY7C1383F (1M x 18)

|  | 1 | 2 | 3 | 4 | 5 | 6 | 7 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A | $\mathrm{V}_{\text {DDQ }}$ | A | A | $\overline{\text { ADSP }}$ | A | A | $\mathrm{V}_{\text {DDQ }}$ |
| B | NC/288M | A | A | $\overline{\text { ADSC }}$ | A | A | NC/576M |
| C | NC/144M | A | A | $V_{D D}$ | A | A | NC/1G |
| D | $\mathrm{DQ}_{\mathrm{B}}$ | NC | $\mathrm{V}_{\text {SS }}$ | NC | $\mathrm{V}_{\text {SS }}$ | $\mathrm{DQP}_{\mathrm{A}}$ | NC |
| E | NC | $\mathrm{DQ}_{\mathrm{B}}$ | $\mathrm{V}_{\mathrm{SS}}$ | $\overline{\mathrm{CE}}_{1}$ | $\mathrm{V}_{\text {SS }}$ | NC | $\mathrm{DQ}_{\mathrm{A}}$ |
| F | $\mathrm{V}_{\mathrm{DDQ}}$ | NC | $\mathrm{V}_{\text {SS }}$ | $\overline{\mathrm{OE}}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{DQ}_{\mathrm{A}}$ | $V_{\text {DDQ }}$ |
| G | NC | $\mathrm{DQ}_{\mathrm{B}}$ | $\overline{B W}^{\text {b }}$ | $\overline{\text { ADV }}$ | NC | NC | $\mathrm{DQ}_{\mathrm{A}}$ |
| H | $\mathrm{DQ}_{\mathrm{B}}$ | NC | $\mathrm{V}_{\mathrm{SS}}$ | $\overline{\mathrm{GW}}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{DQ}_{\mathrm{A}}$ | NC |
| J | $\mathrm{V}_{\text {DDQ }}$ | $\mathrm{V}_{\mathrm{DD}}$ | NC | $V_{\text {DD }}$ | NC | $\mathrm{V}_{\mathrm{DD}}$ | $\mathrm{V}_{\mathrm{DDQ}}$ |
| K | NC | $\mathrm{DQ}_{\mathrm{B}}$ | $\mathrm{V}_{\mathrm{SS}}$ | CLK | $\mathrm{V}_{\text {SS }}$ | NC | $\mathrm{DQ}_{\mathrm{A}}$ |
| L | $\mathrm{DQ}_{\mathrm{B}}$ | NC | NC | NC | $\overline{\mathrm{BW}}_{\mathrm{A}}$ | $\mathrm{DQ}_{\mathrm{A}}$ | NC |
| M | $\mathrm{V}_{\mathrm{DDQ}}$ | $\mathrm{DQ}_{\mathrm{B}}$ | $\mathrm{V}_{\mathrm{SS}}$ | $\overline{\text { BWE }}$ | $\mathrm{V}_{\text {SS }}$ | NC | $V_{\text {DDQ }}$ |
| N | $\mathrm{DQ}_{\mathrm{B}}$ | NC | $\mathrm{V}_{\mathrm{SS}}$ | A1 | $\mathrm{V}_{S S}$ | $\mathrm{DQ}_{\mathrm{A}}$ | NC |
| P | NC | $\mathrm{DQP}_{\mathrm{B}}$ | $\mathrm{V}_{\mathrm{Ss}}$ | A0 | $\mathrm{V}_{\text {SS }}$ | NC | $\mathrm{DQ}_{\mathrm{A}}$ |
| R | NC | A | MODE | $\mathrm{V}_{\mathrm{DD}}$ | NC | A | NC |
| T | NC/72M | A | A | NC/36M | A | A | ZZ |
| U | $\mathrm{V}_{\text {DDQ }}$ | TMS | TDI | TCK | TDO | NC | $\mathrm{V}_{\text {DDQ }}$ |

Pin Configurations (continued)

## 165-Ball FBGA Pinout(3 Chip Enable)

CY7C1381D (512K x 36)

|  | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A | NC/288M | A | $\overline{C E}_{1}$ | $\overline{B W}_{C}$ | $\overline{B W}_{B}$ | $\overline{\mathrm{CE}}_{3}$ | $\overline{\text { BWE }}$ | $\overline{\text { ADSC }}$ | $\overline{\text { ADV }}$ | A | NC |
| B | NC/144M | A | $\mathrm{CE}_{2}$ | $\overline{B W}_{D}$ | $\overline{\mathrm{BW}}_{\mathrm{A}}$ | CLK | $\overline{\mathrm{GW}}$ | $\overline{\mathrm{OE}}$ | $\overline{\text { ADSP }}$ | A | NC/576M |
| C | $\mathrm{DQP}_{\mathrm{C}}$ | NC | $V_{\text {DDQ }}$ | $\mathrm{V}_{S S}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{S S}$ | $\mathrm{V}_{S S}$ | $\mathrm{V}_{S S}$ | $\mathrm{V}_{\text {DDQ }}$ | NC/1G | $\mathrm{DQP}_{\mathrm{B}}$ |
| D | $\mathrm{DQ}_{\mathrm{C}}$ | $\mathrm{DQ}_{\mathrm{C}}$ | $V_{\text {DDQ }}$ | $\mathrm{V}_{\mathrm{DD}}$ | $V_{\text {SS }}$ | $\mathrm{V}_{\mathrm{SS}}$ | $\mathrm{V}_{\mathrm{SS}}$ | $\mathrm{V}_{\mathrm{DD}}$ | $\mathrm{V}_{\text {DDQ }}$ | $\mathrm{DQ}_{\mathrm{B}}$ | $\mathrm{DQ}_{\mathrm{B}}$ |
| E | $\mathrm{DQ}_{\mathrm{C}}$ | $\mathrm{DQ}_{\mathrm{C}}$ | $V_{\text {DDQ }}$ | $V_{D D}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{S S}$ | $\mathrm{V}_{S S}$ | $V_{D D}$ | $\mathrm{V}_{\text {DDQ }}$ | $\mathrm{DQ}_{\mathrm{B}}$ | $\mathrm{DQ}_{\mathrm{B}}$ |
| F | $\mathrm{DQ}_{\mathrm{C}}$ | $\mathrm{DQ}_{\mathrm{C}}$ | $V_{\text {DDQ }}$ | $\mathrm{V}_{\mathrm{DD}}$ | $V_{\text {SS }}$ | $\mathrm{V}_{S S}$ | $\mathrm{V}_{S S}$ | $\mathrm{V}_{\mathrm{DD}}$ | $\mathrm{V}_{\text {DDQ }}$ | $\mathrm{DQ}_{\mathrm{B}}$ | $\mathrm{DQ}_{\mathrm{B}}$ |
| G | $\mathrm{DQ}_{\mathrm{C}}$ | $\mathrm{DQ}_{\mathrm{C}}$ | $\mathrm{V}_{\mathrm{DDQ}}$ | $\mathrm{V}_{\mathrm{DD}}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\mathrm{DD}}$ | $\mathrm{V}_{\mathrm{DDQ}}$ | $\mathrm{DQ}_{\mathrm{B}}$ | $\mathrm{DQ}_{\mathrm{B}}$ |
| H | NC | NC | NC | $\mathrm{V}_{\mathrm{DD}}$ | $\mathrm{V}_{S S}$ | $\mathrm{V}_{S S}$ | $\mathrm{V}_{\mathrm{SS}}$ | $\mathrm{V}_{\mathrm{DD}}$ | NC | NC | ZZ |
| J | $\mathrm{DQ}_{\mathrm{D}}$ | $\mathrm{DQ}_{\mathrm{D}}$ | $\mathrm{V}_{\text {DDQ }}$ | $\mathrm{V}_{\mathrm{DD}}$ | $V_{\text {SS }}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\mathrm{SS}}$ | $\mathrm{V}_{\mathrm{DD}}$ | $\mathrm{V}_{\mathrm{DDQ}}$ | $\mathrm{DQ}_{\mathrm{A}}$ | $\mathrm{DQ}_{\mathrm{A}}$ |
| K | $\mathrm{DQ}_{\mathrm{D}}$ | $\mathrm{DQ}_{\mathrm{D}}$ | $V_{\text {DDQ }}$ | $\mathrm{V}_{\mathrm{DD}}$ | $V_{\text {SS }}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\mathrm{SS}}$ | $\mathrm{V}_{\mathrm{DD}}$ | $\mathrm{V}_{\mathrm{DDQ}}$ | $\mathrm{DQ}_{\mathrm{A}}$ | $\mathrm{DQ}_{\mathrm{A}}$ |
| L | $\mathrm{DQ}_{\mathrm{D}}$ | $\mathrm{DQ}_{\mathrm{D}}$ | $V_{\text {DDQ }}$ | $\mathrm{V}_{\mathrm{DD}}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\mathrm{SS}}$ | $\mathrm{V}_{\mathrm{DD}}$ | $\mathrm{V}_{\text {DDQ }}$ | $\mathrm{DQ}_{\mathrm{A}}$ | $\mathrm{DQ}_{\mathrm{A}}$ |
| M | $\mathrm{DQ}_{\mathrm{D}}$ | $\mathrm{DQ}_{\mathrm{D}}$ | $V_{\text {DDQ }}$ | $\mathrm{V}_{\mathrm{DD}}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\mathrm{SS}}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\mathrm{DD}}$ | $V_{\text {DDQ }}$ | $\mathrm{DQ}_{\mathrm{A}}$ | $\mathrm{DQ}_{\mathrm{A}}$ |
| N | $\mathrm{DQP}_{\mathrm{D}}$ | NC | $V_{\text {DDQ }}$ | $\mathrm{V}_{S S}$ | NC | A | NC | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\mathrm{DDQ}}$ | NC | $\mathrm{DQP}_{\mathrm{A}}$ |
| P | NC | NC/72M | A | A | TDI | A1 | TDO | A | A | A | A |
| R | MODE | NC/36M | A | A | TMS | A0 | TCK | A | A | A | A |

CY7C1383D (1M x 18)

|  | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A | NC/288M | A | $\overline{\mathrm{CE}}_{1}$ | $\overline{\mathrm{BW}}_{\mathrm{B}}$ | NC | $\overline{\mathrm{CE}}_{3}$ | $\overline{\text { BWE }}$ | $\overline{\text { ADSC }}$ | $\overline{\text { ADV }}$ | A | A |
| B | NC/144M | A | $\mathrm{CE}_{2}$ | NC | $\overline{\mathrm{BW}}_{\mathrm{A}}$ | CLK | $\overline{\mathrm{GW}}$ | $\overline{\mathrm{OE}}$ | $\overline{\text { ADSP }}$ | A | NC/576M |
| C | NC | NC | $V_{\text {DDQ }}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{S S}$ | $\mathrm{V}_{S S}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{S S}$ | $V_{\text {DDQ }}$ | NC/1G | $\mathrm{DQP}_{\mathrm{A}}$ |
| D | NC | $\mathrm{DQ}_{\mathrm{B}}$ | $\mathrm{V}_{\text {DDQ }}$ | $\mathrm{V}_{\mathrm{DD}}$ | $\mathrm{V}_{S S}$ | $\mathrm{V}_{S S}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\mathrm{DD}}$ | $V_{\text {DDQ }}$ | NC | $D Q_{A}$ |
| E | NC | $\mathrm{DQ}_{\mathrm{B}}$ | $V_{\text {DDQ }}$ | $V_{D D}$ | $\mathrm{V}_{S S}$ | $\mathrm{V}_{S S}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\mathrm{DD}}$ | $V_{\text {DDQ }}$ | NC | $D Q_{A}$ |
| F | NC | $\mathrm{DQ}_{\mathrm{B}}$ | $V_{\text {DDQ }}$ | $V_{D D}$ | $V_{S S}$ | $V_{S S}$ | $\mathrm{V}_{S S}$ | $V_{D D}$ | $V_{\text {DDQ }}$ | NC | $D Q_{A}$ |
| G | NC | $\mathrm{DQ}_{\mathrm{B}}$ | $\mathrm{V}_{\mathrm{DDQ}}$ | $V_{D D}$ | $\mathrm{V}_{S S}$ | $\mathrm{V}_{S S}$ | $\mathrm{V}_{S S}$ | $V_{D D}$ | $\mathrm{V}_{\text {DDQ }}$ | NC | $D Q_{A}$ |
| H | $\mathrm{V}_{\mathrm{SS}}$ | NC | NC | $V_{D D}$ | $\mathrm{V}_{S S}$ | $\mathrm{V}_{S S}$ | $\mathrm{V}_{\text {SS }}$ | $V_{D D}$ | NC | NC | ZZ |
| J | $\mathrm{DQ}_{\mathrm{B}}$ | NC | $\mathrm{V}_{\text {DDQ }}$ | $\mathrm{V}_{\mathrm{DD}}$ | $\mathrm{V}_{\mathrm{SS}}$ | $\mathrm{V}_{S S}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\mathrm{DD}}$ | $\mathrm{V}_{\text {DDQ }}$ | $\mathrm{DQ}_{\mathrm{A}}$ | NC |
| K | $\mathrm{DQ}_{\mathrm{B}}$ | NC | $\mathrm{V}_{\mathrm{DDQ}}$ | $\mathrm{V}_{\mathrm{DD}}$ | $\mathrm{V}_{S S}$ | $\mathrm{V}_{S S}$ | $\mathrm{V}_{S S}$ | $\mathrm{V}_{\mathrm{DD}}$ | $\mathrm{V}_{\text {DDQ }}$ | $\mathrm{DQ}_{\mathrm{A}}$ | NC |
| L | $\mathrm{DQ}_{\mathrm{B}}$ | NC | $V_{\text {DDQ }}$ | $\mathrm{V}_{\mathrm{DD}}$ | $\mathrm{V}_{\mathrm{SS}}$ | $\mathrm{V}_{S S}$ | $\mathrm{V}_{\text {SS }}$ | $V_{D D}$ | $V_{\text {DDQ }}$ | $\mathrm{DQ}_{\mathrm{A}}$ | NC |
| M | $\mathrm{DQ}_{\mathrm{B}}$ | NC | $V_{\text {DDQ }}$ | $\mathrm{V}_{\mathrm{DD}}$ | $\mathrm{V}_{S S}$ | $\mathrm{V}_{S S}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\mathrm{DD}}$ | $V_{\text {DDQ }}$ | $\mathrm{DQ}_{\mathrm{A}}$ | NC |
| N | $\mathrm{DQP}_{\mathrm{B}}$ | NC | $\mathrm{V}_{\mathrm{DDQ}}$ | $\mathrm{V}_{\text {SS }}$ | NC | A | NC | $\mathrm{V}_{\mathrm{SS}}$ | $\mathrm{V}_{\text {DDQ }}$ | NC | NC |
| P | NC | NC/72M | A | A | TDI | A1 | TDO | A | A | A | A |
| R | MODE | NC/36M | A | A | TMS | A0 | TCK | A | A | A | A |

## Pin Definitions

| Name | 10 | Description |
| :---: | :---: | :---: |
| $\mathrm{A}_{0}, \mathrm{~A}_{1}, \mathrm{~A}$ | InputSynchronous | Address inputs used to select one of the address locations. Sampled at the rising edge of the CLK if $\overline{\mathrm{ADSP}}$ or $\overline{\mathrm{ADSC}}$ is active LOW, and $\overline{\mathrm{CE}}_{1}, \mathrm{CE}_{2}$, and $\overline{\mathrm{CE}}_{3}{ }^{[2]}$ are sampled active. $A_{\text {[1:0] }}$ feed the 2-bit counter. |
| $\frac{\overline{\mathrm{BW}}_{A}, \overline{\mathrm{BW}}_{\mathrm{B}}}{\mathrm{BW}_{\mathrm{C}},,_{\mathrm{BW}}^{\mathrm{D}}}$ | InputSynchronous | Byte write select inputs, active LOW. Qualified with $\overline{\text { BWE }}$ to conduct byte writes to the SRAM. Sampled on the rising edge of CLK. |
| $\overline{\mathrm{GW}}$ | Input- <br> Synchronous | Global write enable input, active LOW. When asserted LOW on the rising edge of CLK, a global write is conducted (all bytes are written, regardless of the values on $\overline{B W}_{[A: D]}$ and $\overline{B W E}$ ). |
| CLK | InputClock | Clock input. Used to capture all synchronous inputs to the device. Also used to increment the burst counter when ADV is asserted LOW, during a burst operation. |
| $\overline{\mathrm{CE}}_{1}$ | InputSynchronous | Chip enable 1 input, active LOW. Sampled on the rising edge of CLK. Used in conjunction with $\mathrm{CE}_{2}$ and $\overline{\mathrm{CE}}_{3}{ }^{[2]}$ to select or deselect the device. $\overline{\mathrm{ADSP}}$ is ignored if $\overline{\mathrm{CE}}_{1}$ is $\mathrm{HIGH} . \overline{\mathrm{CE}}_{1}$ is sampled only when a new external address is loaded. |
| $\mathrm{CE}_{2}$ | InputSynchronous | Chip enable 2 input, active HIGH. Sampled on the rising edge of CLK. Used in conjunction with $\overline{\mathrm{CE}}_{1}$ and $\overline{\mathrm{CE}}_{3}{ }^{[2]}$ to select or deselect the device. $\mathrm{CE}_{2}$ is sampled only when a new external address is loaded. |
| $\overline{\mathrm{CE}}_{3}{ }^{[2]}$ | InputSynchronous | Chip enable 3 input, active LOW. Sampled on the rising edge of CLK. Used in conjunction with $\overline{\mathrm{CE}}_{1}$ and $\mathrm{CE}_{2}$ to select or deselect the device. $\overline{\mathrm{CE}}_{3}$ is sampled only when a new external address is loaded. |
| $\overline{\mathrm{OE}}$ | InputAsynchronous | Output enable, asynchronous input, active LOW. Controls the direction of the IO pins. When LOW, the IO pins behave as outputs. When deasserted HIGH, IO pins are tri-stated, and act as input data pins. $\overline{O E}$ is masked during the first clock of a read cycle when emerging from a deselected state. |
| $\overline{\text { ADV }}$ | InputSynchronous | Advance input signal. Sampled on the rising edge of CLK. When asserted, it automatically increments the address in a burst cycle. |
| $\overline{\text { ADSP }}$ | Input- <br> Synchronous | Address strobe from processor, sampled on the rising edge of CLK, active LOW. When asserted LOW, addresses presented to the device are captured in the address registers. $\mathrm{A}_{[1: 0]}$ are also loaded into the burst counter. When $\overline{\text { ADSP }}$ and $\overline{\text { ADSC }}$ are both asserted, only $\overline{\mathrm{ADSP}}$ is recognized. $\overline{\mathrm{ASDP}}$ is ignored when $\overline{\mathrm{CE}}_{1}$ is deasserted HIGH. |
| $\overline{\text { ADSC }}$ | Input- <br> Synchronous | Address strobe from controller, sampled on the rising edge of CLK, active LOW. When asserted LOW, addresses presented to the device are captured in the address registers. $\mathrm{A}_{[1: 0]}$ are also loaded into the burst counter. When $\overline{\mathrm{ADSP}}$ and $\overline{\mathrm{ADSC}}$ are both asserted, only ADSP is recognized- |
| $\overline{\text { BWE }}$ | InputSynchronous | Byte write enable input, active LOW. Sampled on the rising edge of CLK. This signal must be asserted LOW to conduct a byte write. |
| ZZ | Input- <br> Asynchronous | ZZ sleep input. This active HIGH input places the device in a non-time critical sleep condition with data integrity preserved. For normal operation, this pin has to be LOW or left floating. ZZ pin has an internal pull down. |
| $D Q_{s}$ | IO- <br> Synchronous | Bidirectional data IO lines. As inputs, they feed into an on-chip data register that is triggered by the rising edge of CLK. As outputs, they deliver the data contained in the memory location specified by the addresses presented during the previous clock rise of the read cycle. The direction of the pins is controlled by $\overline{\mathrm{OE}}$. When $\overline{\mathrm{OE}}$ is asserted LOW, the pins behave as outputs. When HIGH, $\mathrm{DQ}_{\mathrm{s}}$ and $\mathrm{DQP}_{\mathrm{X}}$ are placed in a tri-state condition. The outputs are automatically tri-stated during the data portion of a write sequence, during the first clock when emerging from a deselected state, and when the device is deselected, regardless of the state of $\overline{\mathrm{OE}}$. |
| $\mathrm{DQP}_{\mathrm{X}}$ | IOSynchronous | Bidirectional data parity IO lines. Functionally, these signals are identical to $D Q_{s}$. During write sequences, $\mathrm{DQP}_{\mathrm{X}}$ is controlled by $\mathrm{BW}_{\mathrm{X}}$ correspondingly. |

Pin Definitions (continued)

| Name | 10 | Description |
| :---: | :---: | :---: |
| MODE | Input-Static | Selects burst order. When tied to GND selects linear burst sequence. When tied to $\mathrm{V}_{\mathrm{DD}}$ or left floating selects interleaved burst sequence. This is a strap pin and must remain static during device operation. Mode pin has an internal pull up. |
| $V_{\text {DD }}$ | Power Supply | Power supply inputs to the core of the device. |
| $V_{\text {DDQ }}$ | IO Power Supply | Power supply for the IO circuitry. |
| $V_{S S}$ | Ground | Ground for the core of the device. |
| $V_{S S Q}$ | IO Ground | Ground for the IO circuitry. |
| TDO | JTAG serial outpu Synchronous | Serial data-out to the JTAG circuit. Delivers data on the negative edge of TCK. If the JTAG feature is not being utilized, this pin can be left unconnected. This pin is not available on TQFP packages. |
| TDI | JTAG serial input Synchronous | Serial data-in to the JTAG circuit. Sampled on the rising edge of TCK. If the JTAG feature is not being utilized, this pin can be left floating or connected to $V_{D D}$ through a pull up resistor. This pin is not available on TQFP packages. |
| TMS | JTAG serial input Synchronous | Serial data-in to the JTAG circuit. Sampled on the rising edge of TCK. If the JTAG feature is not being utilized, this pin can be disconnected or connected to $V_{D D}$. This pin is not available on TQFP packages. |
| TCK | JTAGClock | Clock input to the JTAG circuitry. If the JTAG feature is not being utilized, this pin must be connected to $\mathrm{V}_{\mathrm{SS}}$. This pin is not available on TQFP packages. |
| NC | - | No connects. Not internally connected to the die. 36M, 72M, 144M, 288M, 576M, and 1G are address expansion pins and are not internally connected to the die. |
| $\mathrm{V}_{\text {SS }} / \mathrm{DNU}$ | Ground/DNU | This pin can be connected to ground or can be left floating. |

## Functional Overview

All synchronous inputs pass through input registers controlled by the rising edge of the clock. Maximum access delay from the clock rise ( $\mathrm{t}_{\mathrm{CDV}}$ ) is 6.5 ns ( 133 MHz device).
The CY7C1381D/CY7C1383D/CY7C1381F/CY7C1383F supports secondary cache in systems utilizing a linear or interleaved burst sequence. The interleaved burst order supports Pentium ${ }^{\circledR}$ and $\mathrm{i} 486{ }^{\mathrm{TM}}$ processors. The linear burst sequence is suited for processors that utilize a linear burst sequence. The burst order is user selectable, and is determined by sampling the MODE input. Accesses can be initiated with the processor address strobe ( $\overline{\mathrm{ADSP}}$ ) or the controller address strobe ( $\overline{\mathrm{ADSC}}$ ). Address advancement through the burst sequence is controlled by the ADV input. A two-bit on-chip wraparound burst counter captures the first address in a burst sequence and automatically increments the address for the rest of the burst access.
Byte write operations are qualified with the byte write enable $\left(\overline{\mathrm{BW}}_{\mathrm{E}}\right)$ and byte write select ( $\overline{\mathrm{BW}}_{\mathrm{X}}$ ) inputs. A global write enable ( $\overline{\mathrm{GW}}$ ) overrides all byte write inputs and writes data to all four bytes. All writes are simplified with on-chip synchronous self-timed write circuitry.
Three synchronous chip selects $\left(\overline{\mathrm{CE}}_{1}, \mathrm{CE}_{2}, \overline{\mathrm{CE}}_{3}{ }^{[2]}\right)$ and an asynchronous output enable ( $\overline{\mathrm{OE})}$ provide for easy bank
selection and output tri-state control. $\overline{\mathrm{ADSP}}$ is ignored if $\overline{\mathrm{CE}}_{1}$ is HIGH.

## Single Read Accesses

A single read access is initiated when the following conditions are satisfied at clock rise: (1) $\overline{\mathrm{CE}}_{1}, \mathrm{CE}_{2}$, and $\overline{\mathrm{CE}}_{3}{ }^{[2]}$ are all asserted active, and (2) $\overline{\mathrm{ADSP}}$ or $\overline{\mathrm{ADSC}}$ is asserted LOW (if the access is initiated by $\overline{\mathrm{ADSC}}$, the write inputs must be deasserted during this first cycle). The address presented to the address inputs is latched into the address register and the burst counter and/or control logic, and later presented to the memory core. If the OE input is asserted LOW, the requested data will be available at the data outputs with a maximum to $\mathrm{t}_{\mathrm{CDV}}$ after clock rise. $\overline{\mathrm{ADSP}}$ is ignored if $\overline{\mathrm{CE}}_{1}$ is HIGH.

## Single Write Accesses Initiated by ADSP

This access is initiated when the following conditions are satisfied at clock rise: (1) $\overline{\mathrm{CE}}_{1}, \mathrm{CE}_{2}, \overline{\mathrm{CE}}_{3}{ }^{[2]}$ are all asserted active, and (2) $\overline{\mathrm{ADSP}}$ is asserted LOW. The addresses presented are loaded into the address register and the burst inputs ( $\overline{\mathrm{GW}}, \overline{\mathrm{BW}}_{\mathrm{E}}$, and $\overline{\mathrm{BW}}_{\mathrm{X}}$ ) are ignored during this first clock cycle. If the write inputs are asserted active (see Truth Table for Read/Write ${ }^{[4,9]}$ on page 10 for appropriate states that indicate a write) on the next clock rise, the appropriate data will be latched and written into the device. Byte writes are allowed. All IOs are tri-stated during a byte write. As this is a common IO device, the asynchronous $\overline{\mathrm{OE}}$ input signal must be
deasserted and the IOs must be tri-stated prior to the presentation of data to DQs. As a safety precaution, the data lines are tri-stated once a write cycle is detected, regardless of the state of $\overline{\mathrm{OE}}$.

## Single Write Accesses Initiated by $\overline{\text { ADSC }}$

This write access is initiated when the following conditions are satisfied at clock rise: (1) $\overline{\mathrm{CE}}_{1}, \mathrm{CE}_{2}$, and $\overline{\mathrm{CE}}_{3}{ }^{[2]}$ are all asserted active, (2) $\overline{\mathrm{ADSC}}$ is asserted LOW, (3) $\overline{\mathrm{ADSP}}$ is deasserted HIGH, and (4) the write input signals ( $\overline{\mathrm{GW}}, \overline{\mathrm{BWE}}$, and $\overline{\mathrm{BW}}_{\mathrm{X}}$ ) indicate a write access. $\overline{\mathrm{ADSC}}^{\text {is ignored if }} \overline{\mathrm{ADSP}}^{\text {is }}$ active LOW.

The addresses presented are loaded into the address register and the burst counter, the control logic, or both, and delivered to the memory core The information presented to $\mathrm{DQ}_{[\mathrm{A}: \mathrm{D}]}$ will be written into the specified address location. Byte writes are allowed. All IOs are tri-stated when a write is detected, even a byte write. Since this is a common 10 device, the asynchronous $\overline{\mathrm{OE}}$ input signal must be deasserted and the IOs must be tri-stated prior to the presentation of data to $D Q_{s}$. As a safety precaution, the data lines are tri-stated once a write cycle is detected, regardless of the state of $\overline{\mathrm{OE}}$.

## Burst Sequences

The CY7C1381D/CY7C1383D/CY7C1381F/CY7C1383F provides an on-chip two-bit wraparound burst counter inside the SRAM. The burst counter is fed by $\mathrm{A}_{[1: 0]}$, and can follow either a linear or interleaved burst order. The burst order is determined by the state of the MODE input. A LOW on MODE will select a linear burst sequence. A HIGH on MODE will select an interleaved burst order. Leaving MODE unconnected will cause the device to default to a interleaved burst sequence.

## Sleep Mode

The ZZ input pin is an asynchronous input. Asserting ZZ places the SRAM in a power conservation sleep mode. Two clock cycles are required to enter into or exit from this sleep mode. While in this mode, data integrity is guaranteed. Accesses pending when entering the sleep mode are not considered valid nor is the completion of the operation guaranteed. The device must be deselected prior to entering the sleep mode. $\mathrm{CE}_{1}, \mathrm{CE}_{2}, \overline{\mathrm{CE}}_{3}{ }^{[2]}, \overline{\mathrm{ADSP}}$, and $\overline{\mathrm{ADSC}}$ must remain inactive for the duration of $\mathrm{t}_{\text {ZZREC }}$ after the ZZ input returns LOW.

## Interleaved Burst Address Table (MODE = Floating or $\mathrm{V}_{\mathrm{DD}}$ )

| First <br> Address <br> A1: A0 | Second <br> Address <br> A1: A0 | Third <br> Address <br> A1: A0 | Fourth <br> Address <br> A1: A0 |
| :---: | :---: | :---: | :---: |
| 00 | 01 | 10 | 11 |
| 01 | 00 | 11 | 10 |
| 10 | 11 | 00 | 01 |
| 11 | 10 | 01 | 00 |

Linear Burst Address Table (MODE = GND)

| First <br> Address <br> A1: A0 | Second <br> Address <br> A1: A0 | Third <br> Address <br> A1: A0 | Fourth <br> Address <br> A1: A0 |
| :---: | :---: | :---: | :---: |
| 00 | 01 | 10 | 11 |
| 01 | 10 | 11 | 00 |
| 10 | 11 | 00 | 01 |
| 11 | 00 | 01 | 10 |

## ZZ Mode Electrical Characteristics

| Parameter | Description | Test Conditions | Min | Max | Unit |
| :--- | :--- | :--- | :---: | :---: | :---: |
| $I_{\text {DDZZ }}$ | Sleep mode standby current | $Z Z \geq V_{D D}-0.2 \mathrm{~V}$ |  | 80 | mA |
| $\mathrm{t}_{\mathrm{ZZS}}$ | Device operation to ZZ | $\mathrm{ZZ} \geq \mathrm{V}_{\mathrm{DD}}-0.2 \mathrm{~V}$ |  | $2 \mathrm{t}_{\mathrm{CYC}}$ | ns |
| $\mathrm{t}_{\mathrm{ZZREC}}$ | ZZ recovery time | $\mathrm{ZZ} \leq 0.2 \mathrm{~V}$ | $2 \mathrm{t}_{\mathrm{CYC}}$ |  | ns |
| $\mathrm{t}_{\mathrm{ZZI}}$ | ZZ active to sleep current | This parameter is sampled |  | $2 \mathrm{t}_{\mathrm{CYC}}$ | ns |
| $\mathrm{t}_{\mathrm{RZZI}}$ | ZZ inactive to exit sleep current | This parameter is sampled | 0 |  | ns |

Truth Table ${ }^{[4, ~ 5, ~ 6, ~ 7, ~ 8] ~}$

| Cycle Description | ADDRESS Used | $\overline{C E}_{1}$ | $C E_{2}$ | $\overline{C E}_{3}$ | ZZ | $\overline{\text { ADSP }}$ | $\overline{\text { ADSC }}$ | ADV | WRITE | $\overline{\mathrm{OE}}$ | CLK | DQ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Deselected Cycle, Power Down | None | H | X | X | L | X | L | X | X | X | L-H | Tri-State |
| Deselected Cycle, Power Down | None | L | L | X | L | L | X | X | X | X | L-H | Tri-State |
| Deselected Cycle, Power Down | None | L | X | H | L | L | X | X | X | X | L-H | Tri-State |
| Deselected Cycle, Power Down | None | L | L | X | L | H | L | X | X | X | L-H | Tri-State |
| Deselected Cycle, Power Down | None | X | X | X | L | H | L | X | X | X | L-H | Tri-State |
| Sleep Mode, Power Down | None | X | X | X | H | X | X | X | X | X | X | Tri-State |
| Read Cycle, Begin Burst | External | L | H | L | L | L | X | X | X | L | L-H | Q |
| Read Cycle, Begin Burst | External | L | H | L | L | L | X | X | X | H | L-H | Tri-State |
| Write Cycle, Begin Burst | External | L | H | L | L | H | L | X | L | X | L-H | D |
| Read Cycle, Begin Burst | External | L | H | L | L | H | L | X | H | L | L-H | Q |
| Read Cycle, Begin Burst | External | L | H | L | L | H | L | X | H | H | L-H | Tri-State |
| Read Cycle, Continue Burst | Next | X | X | X | L | H | H | L | H | L | L-H | Q |
| Read Cycle, Continue Burst | Next | X | X | X | L | H | H | L | H | H | L-H | Tri-State |
| Read Cycle, Continue Burst | Next | H | X | X | L | X | H | L | H | L | L-H | Q |
| Read Cycle, Continue Burst | Next | H | X | X | L | X | H | L | H | H | L-H | Tri-State |
| Write Cycle, Continue Burst | Next | X | X | X | L | H | H | L | L | X | L-H | D |
| Write Cycle, Continue Burst | Next | H | X | X | L | X | H | L | L | X | L-H | D |
| Read Cycle, Suspend Burst | Current | X | X | X | L | H | H | H | H | L | L-H | Q |
| Read Cycle, Suspend Burst | Current | X | X | X | L | H | H | H | H | H | L-H | Tri-State |
| Read Cycle, Suspend Burst | Current | H | X | X | L | X | H | H | H | L | L-H | Q |
| Read Cycle, Suspend Burst | Current | H | X | X | L | X | H | H | H | H | L-H | Tri-State |
| Write Cycle, Suspend Burst | Current | X | X | X | L | H | H | H | L | X | L-H | D |
| Write Cycle, Suspend Burst | Current | H | X | X | L | X | H | H | L | X | L-H | D |

Notes:
4. $\mathrm{X}=$ Don't Care, $\mathrm{H}=$ Logic HIGH, L = Logic LOW.
5. $\overline{\text { WRITE }}=L$ when any one or more byte write enable signals, and $\overline{\mathrm{BWE}}=\mathrm{L}$ or $\overline{\mathrm{GW}}=\mathrm{L} . \overline{\mathrm{WRITE}}=\mathrm{H}$ when all byte write enable signals, $\overline{\mathrm{BWE}}, \overline{\mathrm{GW}}=\mathrm{H}$.
6. The DQ pins are controlled by the current cycle and the $\overline{\mathrm{OE}}$ signal. $\overline{\mathrm{OE}}$ is asynchronous and is not sampled with the clock.
7. The SRAM always initiates a read cycle when $\overline{\mathrm{ADSP}}$ is asserted, regardless of the state of $\overline{\mathrm{GW}}$, $\overline{\mathrm{BWE}}$, or $\overline{\mathrm{BW}}_{\mathrm{X}}$. Writes may occur only on subsequent clocks after the $\overline{\mathrm{ADSP}}$ or with the assertion of $\overline{\mathrm{ADSC}}$. As a result, $\overline{\mathrm{OE}}$ must be driven HIGH prior to the start of the write cycle to allow the outputs to tri-state. $\overline{\mathrm{OE}}$ is a don't care for the remainder of the write cycle.
8. $\overline{\mathrm{OE}}$ is asynchronous and is not sampled with the clock rise. It is masked internally during write cycles. During a read cycle all data bits are tri-state when $\overline{\mathrm{OE}}$ is inactive or when the device is deselected, and all data bits behave as output when $\overline{\mathrm{OE}}$ is active (LOW).

Truth Table for Read/Write ${ }^{[4,9]}$

| Function (CY7C1381D/CY7C1381F) | $\overline{\text { GW }}$ | $\overline{\text { BWE }}$ | $\overline{\mathrm{BW}}_{\mathrm{D}}$ | $\overline{\mathrm{BW}}_{\mathrm{C}}$ | $\overline{\mathrm{BW}}_{\mathrm{B}}$ | $\overline{\mathrm{BW}}_{\mathrm{A}}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Read | H | H | X | X | X | X |
| Read | H | L | H | H | H | H |
| Write Byte $\mathrm{A}\left(\mathrm{DQ}_{\mathrm{A}}, \mathrm{DQP}_{\mathrm{A}}\right)$ | H | L | H | H | H | L |
| Write Byte $\mathrm{B}\left(\mathrm{DQ}_{\mathrm{B}}, \mathrm{DQP}_{\mathrm{B}}\right)$ | H | L | H | H | L | H |
| Write Bytes A, B ( $\left.\mathrm{DQ}_{\mathrm{A}}, \mathrm{DQ}_{\mathrm{B}}, \mathrm{DQP}_{\mathrm{A}}, \mathrm{DQP}_{\mathrm{B}}\right)$ | H | L | H | H | L | L |
| Write Byte C ( $\left.\mathrm{DQ}_{\mathrm{C}}, \mathrm{DQP}_{C}\right)$ | H | L | H | L | H | H |
| Write Bytes $\mathrm{C}, \mathrm{A}\left(\mathrm{DQ}_{\mathrm{C}}, \mathrm{DQ}_{\mathrm{A}}, \mathrm{DQP}_{\mathrm{C}}, \mathrm{DQP}_{\mathrm{A}}\right)$ | H | L | H | L | H | L |
| Write Bytes $\mathrm{C}, \mathrm{B}\left(\mathrm{DQ}_{\mathrm{C}}, \mathrm{DQ}_{\mathrm{B}}, \mathrm{DQP}_{C}, \mathrm{DQP}_{B}\right)$ | H | L | H | L | L | H |
| Write Bytes $\mathrm{C}, \mathrm{B}, \mathrm{A}\left(\mathrm{DQ}_{\mathrm{C}}, \mathrm{DQ}_{\mathrm{B}}, \mathrm{DQ}_{\mathrm{A}}, \mathrm{DQP}_{\mathrm{C}}\right.$, $\mathrm{DQP}_{\mathrm{B}}, \mathrm{DQP}_{\mathrm{A}}$ ) | H | L | H | L | L | L |
| Write Byte $\mathrm{D}\left(\mathrm{DQ}_{\mathrm{D}}, \mathrm{DQP}_{\mathrm{D}}\right)$ | H | L | L | H | H | H |
| Write Bytes $\mathrm{D}, \mathrm{A}\left(\mathrm{DQ}_{\mathrm{D}}, \mathrm{DQ}_{\mathrm{A}}, \mathrm{DQP}_{\mathrm{D}}, \mathrm{DQP}_{\mathrm{A}}\right)$ | H | L | L | H | H | L |
| Write Bytes $\mathrm{D}, \mathrm{B}\left(\mathrm{DQ}_{\mathrm{D}}, \mathrm{DQ}_{\mathrm{A}}, \mathrm{DQP}_{\mathrm{D}}, \mathrm{DQP}_{\mathrm{A}}\right)$ | H | L | L | H | L | H |
| Write Bytes $\mathrm{D}, \mathrm{B}, \mathrm{A}\left(\mathrm{DQ}_{\mathrm{D}}, \mathrm{DQ}_{\mathrm{B}}, \mathrm{DQ}_{\mathrm{A}}, \mathrm{DQP}_{\mathrm{D}}\right.$, $\mathrm{DQP}_{\mathrm{B}}, \mathrm{DQP}_{\mathrm{A}}$ ) | H | L | L | H | L | L |
| Write Bytes $\mathrm{D}, \mathrm{B}\left(\mathrm{DQ}_{\mathrm{D}}, \mathrm{DQ}_{\mathrm{B}}, \mathrm{DQP}_{\mathrm{D}}, \mathrm{DQP}_{B}\right)$ | H | L | L | L | H | H |
| Write Bytes $\mathrm{D}, \mathrm{B}, \mathrm{A}\left(\mathrm{DQ}_{\mathrm{D}}, \mathrm{DQ}_{\mathrm{C}}, \mathrm{DQ}_{\mathrm{A}}, \mathrm{DQP}_{\mathrm{D}}\right.$, $\mathrm{DQP}_{\mathrm{C}}, \mathrm{DQP}_{\mathrm{A}}$ ) | H | L | L | L | H | L |

Truth Table for Read/Write ${ }^{[4,9]}$

| Function (CY7C1383D/CY7C1383F) | $\overline{\mathbf{G W}}$ | $\overline{\mathrm{BWE}}$ | $\overline{\mathrm{BW}}_{\mathbf{B}}$ | $\overline{\mathrm{BW}}_{\mathbf{A}}$ |
| :--- | :---: | :---: | :---: | :---: |
| Write Bytes $\mathrm{D}, \mathrm{C}, \mathrm{A}\left(\mathrm{DQ}_{\mathrm{D}}, \mathrm{DQ}_{\mathrm{B}}, \mathrm{DQ}_{\mathrm{A}}, \mathrm{DQP}_{\mathrm{D}}\right.$, <br> $\left.\mathrm{DQP}_{\mathrm{B}}, \mathrm{DQP}_{\mathrm{A}}\right)$ | H | L | L | L |
| Write All Bytes | H | L | L | L |
| Write All Bytes | L | X | X | X |
| Read | H | H | X | H |
| Read | H | L | H | H |
| Write Byte $\mathrm{A}-\left(\mathrm{DQ}_{\mathrm{A}}\right.$ and $\left.\mathrm{DQP}_{\mathrm{A}}\right)$ | H | L | L | L |
| Write Byte B - $\left(\mathrm{DQ}_{\mathrm{B}}\right.$ and $\left.\mathrm{DQP}_{\mathrm{B}}\right)$ | H | L | L | H |
| Write All Bytes | H | X | X | L |
| Write All Bytes | L | X |  |  |

Note:
9. Table only lists a partial listing of the byte write combinations. Any combination of $\overline{B W}_{X}$ is valid. Appropriate write will be done based on which byte write is active.

## IEEE 1149.1 Serial Boundary Scan (JTAG)

The CY7C1381D/CY7C1383D/CY7C1381F/CY7C1383F incorporates a serial boundary scan test access port (TAP).This part is fully compliant with 1149.1. The TAP operates using JEDEC-standard 3.3 V or 2.5 V IO logic levels.
The CY7C1381D/CY7C1383D/CY7C1381F/CY7C1383F contains a TAP controller, instruction register, boundary scan register, bypass register, and ID register.

## Disabling the JTAG Feature

It is possible to operate the SRAM without using the JTAG feature. To disable the TAP controller, TCK must be tied LOW $\left(\mathrm{V}_{\mathrm{SS}}\right)$ to prevent clocking of the device. TDI and TMS are internally pulled up and may be unconnected. They may alternately be connected to $V_{D D}$ through a pull up resistor. TDO may be left unconnected. Upon power up, the device will come up in a reset state, which will not interfere with the operation of the device.

## TAP Controller State Diagram



The 0 or 1 next to each state represents the value of TMS at the rising edge of TCK.

## Test Access Port (TAP)

Test Clock (TCK)
The test clock is used only with the TAP controller. All inputs are captured on the rising edge of TCK. All outputs are driven from the falling edge of TCK.

## Test MODE SELECT (TMS)

The TMS input is used to give commands to the TAP controller and is sampled on the rising edge of TCK. This pin may be left unconnected if the TAP is not used. The ball is pulled up internally, resulting in a logic HIGH level.

## Test Data-In (TDI)

The TDI ball is used to serially input information into the registers and can be connected to the input of any of the
registers. The register between TDI and TDO is chosen by the instruction that is loaded into the TAP instruction register. TDI is internally pulled up and can be unconnected if the TAP is unused in an application. TDI is connected to the most significant bit (MSB) of any register. (See TAP Controller Block Diagram.)

## Test Data-Out (TDO)

The TDO output ball is used to serially clock data-out from the registers. The output is active depending upon the current state of the TAP state machine. The output changes on the falling edge of TCK. TDO is connected to the least significant bit (LSB) of any register. (See TAP Controller State Diagram.)

## TAP Controller Block Diagram



## Performing a TAP Reset

A Reset is performed by forcing TMS HIGH ( $V_{D D}$ ) for five rising edges of TCK. This Reset does not affect the operation of the SRAM and may be performed while the SRAM is operating. At power up, the TAP is reset internally to ensure that TDO comes up in a High-Z state.

## TAP Registers

Registers are connected between the TDI and TDO balls and allow data to be scanned in and out of the SRAM test circuitry. Only one register can be selected at a time through the instruction registers. Data is serially loaded into the TDI ball on the rising edge of TCK. Data is output on the TDO ball on the falling edge of TCK.

## Instruction Register

Three-bit instructions can be serially loaded into the instruction register. This register is loaded when it is placed between the TDI and TDO balls as shown in the TAP Controller Block Diagram. Upon power up, the instruction register is loaded with the IDCODE instruction. It is also loaded with the IDCODE instruction if the controller is placed in a reset state as described in the previous section.
When the TAP controller is in the Capture-IR state, the two least significant bits are loaded with a binary ' 01 ' pattern to allow for fault isolation of the board level serial test path.

## Bypass Register

To save time when serially shifting data through registers, it is sometimes advantageous to skip certain chips. The bypass register is a single-bit register that can be placed between the TDI and TDO balls. This allows data to be shifted through the SRAM with minimal delay. The bypass register is set LOW $\left(\mathrm{V}_{\mathrm{SS}}\right)$ when the BYPASS instruction is executed.

## Boundary Scan Register

The boundary scan register is connected to all the input and bidirectional balls on the SRAM.
The boundary scan register is loaded with the contents of the RAM input and output ring when the TAP controller is in the Capture-DR state and is then placed between the TDI and TDO balls when the controller is moved to the Shift-DR state. The EXTEST, SAMPLE/PRELOAD, and SAMPLE Z instructions can be used to capture the contents of the input and output ring.
The boundary scan order tables show the order in which the bits are connected. Each bit corresponds to one of the bumps on the SRAM package. The MSB of the register is connected to TDI, and the LSB is connected to TDO.

## Identification (ID) Register

The ID register is loaded with a vendor-specific 32-bit code during the Capture-DR state when the IDCODE command is loaded in the instruction register. The IDCODE is hardwired into the SRAM and can be shifted out when the TAP controller is in the Shift-DR state. The ID register has a vendor code and other information described in Identification Register Definitions on page 15.

## TAP Instruction Set

## Overview

Eight different instructions are possible with the three bit instruction register. All combinations are listed in Identification Codes on page 15. Three of these instructions are listed as RESERVED and must not be used. The other five instructions are described in detail below.
Instructions are loaded into the TAP controller during the Shift-IR state, when the instruction register is placed between TDI and TDO. During this state, instructions are shifted through the instruction register through the TDI and TDO balls. To execute the instruction once it is shifted in, the TAP controller needs to be moved into the Update-IR state.

## EXTEST

The EXTEST instruction enables the preloaded data to be driven out through the system output pins. This instruction also selects the boundary scan register to be connected for serial access between the TDI and TDO in the Shift-DR controller state.

## IDCODE

The IDCODE instruction causes a vendor-specific 32-bit code to be loaded into the instruction register. It also places the instruction register between the TDI and TDO balls and allows the IDCODE to be shifted out of the device when the TAP controller enters the Shift-DR state.

The IDCODE instruction is loaded into the instruction register upon power up or whenever the TAP controller is given a test logic reset state.

## SAMPLE Z

The SAMPLE $Z$ instruction causes the boundary scan register to be connected between the TDI and TDO balls when the TAP controller is in a Shift-DR state. The SAMPLE Z command places all SRAM outputs into a High-Z state.

## SAMPLE/PRELOAD

SAMPLE/PRELOAD is a 1149.1 mandatory instruction. When the SAMPLE/PRELOAD instructions are loaded into the instruction register and the TAP controller is in the Capture-DR state, a snapshot of data on the inputs and output pins is captured in the boundary scan register.
The user must be aware that the TAP controller clock can only operate at a frequency up to 20 MHz , while the SRAM clock operates more than an order of magnitude faster. Because there is a large difference in the clock frequencies, it is possible that during the Capture-DR state, an input or output will undergo a transition. The TAP may then try to capture a signal while in transition (metastable state). This will not harm the device, but there is no guarantee as to the value that will be captured. Repeatable results may not be possible.
To guarantee that the boundary scan register will capture the correct value of a signal, the SRAM signal must be stabilized long enough to meet the TAP controller's capture setup plus hold times ( $\mathrm{t}_{\mathrm{CS}}$ and $\mathrm{t}_{\mathrm{CH}}$ ). The SRAM clock input might not be captured correctly if there is no way in a design to stop (or slow) the clock during a SAMPLE/PRELOAD instruction. If this is an issue, it is still possible to capture all other signals and simply ignore the value of the CK and $\overline{\mathrm{CK}}$ captured in the boundary scan register.
Once the data is captured, it is possible to shift out the data by putting the TAP into the Shift-DR state. This places the boundary scan register between the TDI and TDO pins.
PRELOAD allows an initial data pattern to be placed at the latched parallel outputs of the boundary scan register cells prior to the selection of another boundary scan test operation.
The shifting of data for the SAMPLE and PRELOAD phases can occur concurrently when required; that is, while data captured is shifted out, the preloaded data is shifted in.

## BYPASS

When the BYPASS instruction is loaded in the instruction register and the TAP is placed in a Shift-DR state, the bypass register is placed between the TDI and TDO balls. The advantage of the BYPASS instruction is that it shortens the boundary scan path when multiple devices are connected together on a board.

## EXTEST Output Bus Tri-State

IEEE standard 1149.1 mandates that the TAP controller be able to put the output bus into a tri-state mode.
The boundary scan register has a special bit located at bit \#85 (for 119-BGA package) or bit \#89 (for 165-fBGA package). When this scan cell, called the "extest output bus tri-state," is latched into the preload register during the Update-DR state in the TAP controller, it will directly control the state of the output

CY7C1381D, CY7C1381F CY7C1383D, CY7C1383F
(Q-bus) pins, when the EXTEST is entered as the current instruction. When HIGH, it will enable the output buffers to drive the output bus. When LOW, this bit will place the output bus into a High-Z condition.
This bit can be set by entering the SAMPLE/PRELOAD or EXTEST command, and then shifting the desired bit into that cell, during the Shift-DR state. During Update-DR, the value loaded into that shift-register cell will latch into the preload register. When the EXTEST instruction is entered, this bit will
directly control the output Q-bus pins. Note that this bit is preset HIGH to enable the output when the device is powered up, and also when the TAP controller is in the Test-Logic-Reset state.

## Reserved

These instructions are not implemented but are reserved for future use. Do not use these instructions.

## TAP Timing



## TAP AC Switching Characteristics

Over the Operating Range ${ }^{[10, ~ 11]}$

| Parameter | Description | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: |
| Clock |  |  |  |  |
| $\mathrm{t}_{\text {TCYC }}$ | TCK Clock Cycle Time | 50 |  | ns |
| $\mathrm{t}_{\text {TF }}$ | TCK Clock Frequency |  | 20 | MHz |
| $\mathrm{t}_{\mathrm{TH}}$ | TCK Clock HIGH time | 20 |  | ns |
| $\mathrm{t}_{\mathrm{T} L}$ | TCK Clock LOW time | 20 |  | ns |
| Output Times |  |  |  |  |
| $\mathrm{t}_{\text {TDOV }}$ | TCK Clock LOW to TDO Valid |  | 10 | ns |
| $\mathrm{t}_{\text {TDOX }}$ | TCK Clock LOW to TDO Invalid | 0 |  | ns |
| Setup Times |  |  |  |  |
| $\mathrm{t}_{\text {TMSS }}$ | TMS Setup to TCK Clock Rise | 5 |  | ns |
| $\mathrm{t}_{\text {TDIS }}$ | TDI Setup to TCK Clock Rise | 5 |  | ns |
| $\mathrm{t}_{\mathrm{CS}}$ | Capture Setup to TCK Rise | 5 |  | ns |
| Hold Times |  |  |  |  |
| $\mathrm{t}_{\text {TMSH }}$ | TMS Hold after TCK Clock Rise | 5 |  | ns |
| $\mathrm{t}_{\text {TDIH }}$ | TDI Hold after Clock Rise | 5 |  | ns |
| $\mathrm{t}_{\mathrm{CH}}$ | Capture Hold after Clock Rise | 5 |  | ns |

## Notes:

10. $\mathrm{t}_{\mathrm{CS}}$ and $\mathrm{t}_{\mathrm{CH}}$ refer to the setup and hold time requirements of latching data from the boundary scan register
11. Test conditions are specified using the load in TAP AC test conditions. $\mathrm{t}_{\mathrm{R}} / \mathrm{t}_{\mathrm{F}}=1 \mathrm{~ns}$.

### 3.3V TAP AC Test Conditions

| Input pulse levels | $\mathrm{V}_{\text {SS }}$ to 3.3V |
| :---: | :---: |
| Input rise and fall times | ........ 1 ns |
| Input timing reference levels | 1.5 V |
| Output reference levels | .1.5V |
| Test load termination supply | ..1.5V |

### 3.3V TAP AC Output Load Equivalent



### 2.5V TAP AC Test Conditions

Input pulse levels...................................................................................................................
Input rise and fall time
Input timing reference levels ........................................ 1.25 V
Output reference levels ................................................ 1.25V
Test load termination supply voltage ............................ 1.25 V
2.5V TAP AC Output Load Equivalent


## TAP DC Electrical Characteristics And Operating Conditions

$\left(0^{\circ} \mathrm{C}<\mathrm{TA}<+70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V} \pm 0.165 \mathrm{~V}\right.$ unless otherwise noted) ${ }^{[12]}$

| Parameter | Description |  | Conditions | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OH} 1}$ | Output HIGH Voltage | $\mathrm{I}_{\mathrm{OH}}=-4.0 \mathrm{~mA}$ | $\mathrm{V}_{\text {DDQ }}=3.3 \mathrm{~V}$ | 2.4 |  | V |
|  |  | $\mathrm{I}_{\mathrm{OH}}=-1.0 \mathrm{~mA}$ | $\mathrm{V}_{\text {DDQ }}=2.5 \mathrm{~V}$ | 2.0 |  | V |
| $\mathrm{V}_{\mathrm{OH} 2}$ | Output HIGH Voltage | $\mathrm{l}_{\mathrm{OH}}=-100 \mu \mathrm{~A}$ | $\mathrm{V}_{\text {DDQ }}=3.3 \mathrm{~V}$ | 2.9 |  | V |
|  |  |  | $\mathrm{V}_{\text {DDQ }}=2.5 \mathrm{~V}$ | 2.1 |  | V |
| $\mathrm{V}_{\text {OL1 }}$ | Output LOW Voltage | $\mathrm{I}_{\mathrm{OL}}=8.0 \mathrm{~mA}$ | $\mathrm{V}_{\text {DDQ }}=3.3 \mathrm{~V}$ |  | 0.4 | V |
|  |  | $\mathrm{l}_{\mathrm{OL}}=8.0 \mathrm{~mA}$ | $\mathrm{V}_{\text {DDQ }}=2.5 \mathrm{~V}$ |  | 0.4 | V |
| $\mathrm{V}_{\text {OL2 }}$ | Output LOW Voltage | $\mathrm{I}_{\mathrm{OL}}=100 \mu \mathrm{~A}$ | $\mathrm{V}_{\text {DDQ }}=3.3 \mathrm{~V}$ |  | 0.2 | V |
|  |  |  | $\mathrm{V}_{\text {DDQ }}=2.5 \mathrm{~V}$ |  | 0.2 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input HIGH Voltage |  | $\mathrm{V}_{\text {DDQ }}=3.3 \mathrm{~V}$ | 2.0 | $\mathrm{V}_{\mathrm{DD}}+0.3$ | V |
|  |  |  | $\mathrm{V}_{\text {DDQ }}=2.5 \mathrm{~V}$ | 1.7 | $\mathrm{V}_{\mathrm{DD}}+0.3$ | V |
| $\mathrm{V}_{\text {IL }}$ | Input LOW Voltage |  | $\mathrm{V}_{\text {DDQ }}=3.3 \mathrm{~V}$ | -0.3 | 0.8 | V |
|  |  |  | $\mathrm{V}_{\mathrm{DDQ}}=2.5 \mathrm{~V}$ | -0.3 | 0.7 | V |
| $\mathrm{I}_{\mathrm{X}}$ | Input Load Current | $\mathrm{GND} \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{DDQ}}$ |  | -5 | 5 | $\mu \mathrm{A}$ |

Note:
12. All voltages referenced to $\mathrm{V}_{\mathrm{SS}}$ (GND).

## Identification Register Definitions

| Instruction Field | $\begin{gathered} \text { CY7C1381D/CY7C1381F } \\ (512 \mathrm{~K} \times 36) \end{gathered}$ | $\begin{gathered} \text { CY7C1383D/CY7C1383F } \\ (1 \mathrm{M} \times 18) \end{gathered}$ | Description |
| :---: | :---: | :---: | :---: |
| Revision Number (31:29) | 000 | 000 | Describes the version number. |
| Device Depth (28:24) ${ }^{[13]}$ | 01011 | 01011 | Reserved for internal use. |
| Device Width (23:18) 119-BGA | 101001 | 101001 | Defines the memory type and architecture. |
| Device Width (23:18) 165-FBGA | 000001 | 000001 | Defines the memory type and architecture. |
| Cypress Device ID (17:12) | 100101 | 010101 | Defines the width and density. |
| Cypress JEDEC ID Code (11:1) | 00000110100 | 00000110100 | Allows unique identification of SRAM vendor. |
| ID Register Presence Indicator (0) | 1 | 1 | Indicates the presence of an ID register. |

## Scan Register Sizes

| Register Name | Bit Size (×36) | Bit Size (×18) |
| :--- | :---: | :---: |
| Instruction Bypass | 3 | 3 |
| Bypass | 1 | 1 |
| ID | 32 | 32 |
| Boundary Scan Order (119-ball BGA package) | 85 | 85 |
| Boundary Scan Order (165-ball fBGA package) | 89 | 89 |

## Identification Codes

| Instruction | Code | $\quad$ Description |
| :--- | :---: | :--- |
| EXTEST | 000 | Captures Input/Output ring contents. Places the boundary scan register between TDI and <br> TDO. Forces all SRAM outputs to High-Z state. |
| IDCODE | 001 | Loads the ID register with the vendor ID code and places the register between TDI and TDO. <br> This operation does not affect SRAM operations. |
| SAMPLE Z | 010 | Captures Input/Output ring contents. Places the boundary scan register between TDI and <br> TDO. Forces all SRAM output drivers to a High-Z state. |
| RESERVED | 011 | Do Not Use. This instruction is reserved for future use. |
| SAMPLE/PRELOAD | 100 | Captures Input/Output ring contents. Places the boundary scan register between TDI and <br> TDO. Does not affect SRAM operation. |
| RESERVED | 101 | Do Not Use. This instruction is reserved for future use. |
| RESERVED | 110 | Do Not Use. This instruction is reserved for future use. |
| BYPASS | 111 | Places the bypass register between TDI and TDO. This operation does not affect SRAM <br> operations. |

Note:
13. Bit \#24 is " 1 " in the register definitions for both 2.5 V and 3.3 V versions of this device.

CY7C1381D, CY7C1381F CY7C1383D, CY7C1383F

119-Ball BGA Boundary Scan Order ${ }^{[14,15]}$

| Bit \# | Ball ID |
| :---: | :---: |
| 1 | H4 |
| 2 | T4 |
| 3 | T5 |
| 4 | T6 |
| 5 | R5 |
| 6 | L5 |
| 7 | R6 |
| 8 | U6 |
| 9 | R7 |
| 10 | T7 |
| 11 | P6 |
| 12 | N7 |
| 13 | M6 |
| 14 | L7 |
| 15 | K6 |
| 16 | P7 |
| 17 | N6 |
| 18 | L6 |
| 19 | K7 |
| 20 | J5 |
| 21 | H6 |
| 22 | G7 |


| Bit \# | Ball ID |
| :---: | :---: |
| 23 | F6 |
| 24 | E7 |
| 25 | D7 |
| 26 | H7 |
| 27 | G6 |
| 28 | E6 |
| 29 | D6 |
| 30 | C7 |
| 31 | B7 |
| 32 | C6 |
| 33 | A6 |
| 34 | C5 |
| 35 | B5 |
| 36 | G5 |
| 37 | B6 |
| 38 | D4 |
| 39 | B4 |
| 40 | F4 |
| 41 | M4 |
| 42 | A5 |
| 43 | K4 |
| 44 | E4 |


| Bit \# | Ball ID |
| :---: | :---: |
| 45 | G4 |
| 46 | A4 |
| 47 | G3 |
| 48 | C3 |
| 49 | B2 |
| 50 | B3 |
| 51 | A3 |
| 52 | C2 |
| 53 | A2 |
| 54 | B1 |
| 55 | C1 |
| 56 | D2 |
| 57 | E1 |
| 58 | F2 |
| 59 | G1 |
| 60 | H2 |
| 61 | D1 |
| 62 | E2 |
| 63 | G2 |
| 64 | H1 |
| 65 | J3 |
| 66 | 2 K |


| Bit \# | Ball ID |
| :---: | :---: |
| 67 | L1 |
| 68 | M2 |
| 69 | N1 |
| 70 | P1 |
| 71 | K1 |
| 72 | L2 |
| 73 | N2 |
| 74 | P2 |
| 75 | R3 |
| 76 | T1 |
| 77 | R1 |
| 78 | T2 |
| 79 | L3 |
| 80 | R2 |
| 81 | T3 |
| 82 | L4 |
| 83 | N4 |
| 84 | P4 |
| 85 | Internal |
|  |  |
|  |  |
|  |  |

## Notes:

14. Balls which are NC (No Connect) are pre-set LOW
15. Bit\# 85 is pre-set HIGH.

165-Ball BGA Boundary Scan Order ${ }^{[14,16]}$

| Bit \# | Ball ID |
| :---: | :---: |
| 1 | N6 |
| 2 | N7 |
| 3 | N10 |
| 4 | P11 |
| 5 | P8 |
| 6 | R8 |
| 7 | R9 |
| 8 | P9 |
| 9 | P10 |
| 10 | R10 |
| 11 | R11 |
| 12 | H11 |
| 13 | N11 |
| 14 | M11 |
| 15 | L11 |
| 16 | K11 |
| 17 | J11 |
| 18 | M10 |
| 19 | L10 |
| 20 | K10 |
| 21 | J10 |
| 22 | H9 |
| 23 | H10 |
| 24 | G11 |
| 25 | F11 |
| 26 | E11 |
| 27 | D11 |
| 28 | G10 |
| 29 | F10 |
| 30 | E10 |


| Bit \# | Ball ID |
| :---: | :---: |
| 31 | D10 |
| 32 | C11 |
| 33 | A11 |
| 34 | B11 |
| 35 | A10 |
| 36 | B10 |
| 37 | A9 |
| 38 | B9 |
| 39 | C10 |
| 40 | A8 |
| 41 | B8 |
| 42 | A7 |
| 43 | B7 |
| 44 | B6 |
| 45 | A6 |
| 46 | B5 |
| 47 | A5 |
| 48 | A4 |
| 49 | B4 |
| 50 | B3 |
| 51 | A3 |
| 52 | A2 |
| 53 | B2 |
| 54 | C2 |
| 55 | B1 |
| 56 | A1 |
| 57 | C1 |
| 58 | D1 |
| 59 | E1 |
| 60 | F1 |


| Bit \# | Ball ID |
| :---: | :---: |
| 61 | G1 |
| 62 | D2 |
| 63 | E2 |
| 64 | F2 |
| 65 | G2 |
| 66 | H1 |
| 67 | H3 |
| 68 | J1 |
| 69 | K1 |
| 70 | L1 |
| 71 | M1 |
| 72 | J2 |
| 73 | K2 |
| 74 | L2 |
| 75 | M2 |
| 76 | N1 |
| 77 | N2 |
| 78 | P1 |
| 79 | R1 |
| 80 | R2 |
| 81 | P3 |
| 82 | R3 |
| 83 | P2 |
| 84 | R4 |
| 85 | P4 |
| 86 | N5 |
| 87 | P6 |
| 88 | R6 |
| 89 | Internal |
|  |  |

Note:
16. Bit\# 89 is pre-set HIGH.

## Maximum Ratings

Exceeding the maximum ratings may impair the useful life of the device. For user guidelines, not tested.
Storage Temperature $\qquad$
Ambient Temperature with
Power Applied.
$.55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Supply Voltage on $V_{D D}$ Relative to GND ....... -0.3 V to +4.6 V
Supply Voltage on $V_{\text {DDQ }}$ Relative to GND $\ldots . .-0.3 \mathrm{~V}$ to $+\mathrm{V}_{\mathrm{DD}}$
DC Voltage Applied to Outputs
in Tri-State
-0.5 V to $\mathrm{V}_{\mathrm{DDQ}}+0.5 \mathrm{~V}$

DC Input Voltage $\qquad$ -0.5 V to $\mathrm{V}_{\mathrm{DD}}+0.5 \mathrm{~V}$
Current into Outputs (LOW) $\qquad$ .. 20 mA
Static Discharge Voltage
> 2001V
(per MIL-STD-883, Method 3015)
Latch-up Current
$>200 \mathrm{~mA}$
Operating Range

| Range | Ambient <br> Temperature | $\mathbf{V}_{\mathbf{D D}}$ | $\mathbf{V}_{\text {DDQ }}$ |
| :--- | :---: | :---: | :---: |
| Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $3.3 \mathrm{~V}-5 \% /+10 \%$ | $2.5 \mathrm{~V}-5 \%$ <br> to $\mathrm{V}_{\mathrm{DD}}$ |
| Industrial | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  |  |

## Electrical Characteristics

Over the Operating Range ${ }^{[17,18]}$

| Parameter | Description | Test Conditions |  | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{D D}$ | Power Supply Voltage |  |  | 3.135 | 3.6 | V |
| $\mathrm{V}_{\text {DDQ }}$ | IO Supply Voltage | for 3.3 V IO |  | 3.135 | $\mathrm{V}_{\mathrm{DD}}$ | V |
|  |  | for 2.5 V IO |  | 2.375 | 2.625 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | for $3.3 \mathrm{~V} \mathrm{IO}, \mathrm{I}_{\mathrm{OH}}=-4.0 \mathrm{~mA}$ |  | 2.4 |  | V |
|  |  | for $2.5 \mathrm{~V} \mathrm{IO}, \mathrm{I}_{\mathrm{OH}}=-1.0 \mathrm{~mA}$ |  | 2.0 |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Output LOW Voltage | for $3.3 \mathrm{~V} \mathrm{IO}, \mathrm{I}_{\mathrm{OL}}=8.0 \mathrm{~mA}$ |  |  | 0.4 | V |
|  |  | for $2.5 \mathrm{~V} \mathrm{IO}, \mathrm{I}_{\mathrm{OL}}=1.0 \mathrm{~mA}$ |  |  | 0.4 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input HIGH Voltage ${ }^{\text {[17] }}$ | for 3.3 V IO |  | 2.0 | $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ | V |
|  |  | for 2.5 V IO |  | 1.7 | $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ | V |
| $\mathrm{V}_{\text {IL }}$ | Input LOW Voltage ${ }^{[17]}$ | for 3.3 V IO |  | -0.3 | 0.8 | V |
|  |  | for 2.5 V IO |  | -0.3 | 0.7 | V |
| $\mathrm{I}_{\mathrm{X}}$ | Input Leakage Current except ZZ and MODE | $\mathrm{GND} \leq \mathrm{V}_{1} \leq \mathrm{V}_{\mathrm{DDQ}}$ |  | -5 | 5 | $\mu \mathrm{A}$ |
|  | Input Current of MODE | Input $=\mathrm{V}_{\text {SS }}$ |  | -30 |  | $\mu \mathrm{A}$ |
|  |  | Input $=\mathrm{V}_{\mathrm{DD}}$ |  |  | 5 | $\mu \mathrm{A}$ |
|  | Input Current of ZZ | Input $=\mathrm{V}_{\text {SS }}$ |  | -5 |  | $\mu \mathrm{A}$ |
|  |  | Input $=\mathrm{V}_{\mathrm{DD}}$ |  |  | 30 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{Oz}}$ | Output Leakage Current | GND $\leq \mathrm{V}_{\mathrm{I}} \leq \mathrm{V}_{\mathrm{DD}}$, Output Disabled |  | -5 | 5 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{DD}}$ | $\mathrm{V}_{\mathrm{DD}}$ Operating Supply Current | $\begin{aligned} & V_{D D}=\mathrm{Max}, \mathrm{I}_{\mathrm{OUT}}=0 \mathrm{~mA}, \\ & \mathrm{f}=\mathrm{f}_{\mathrm{MAX}}=1 / \mathrm{t}_{\mathrm{CYC}} \end{aligned}$ | 7.5-ns cycle, 133 MHz |  | 210 | mA |
|  |  |  | 10-ns cycle, 100 MHz |  | 175 | mA |
| $\mathrm{I}_{\text {SB1 }}$ | Automatic CE <br> Power Down <br> Current-TTL Inputs | Max $V_{D D}$, Device Deselected, $\mathrm{V}_{\mathbb{I N}} \geq \mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathbb{I N}} \leq \mathrm{V}_{\mathrm{IL}}, \mathrm{f}=\mathrm{f}_{\mathrm{MAX}}$, inputs switching | 7.5-ns cycle, 133 MHz |  | 140 | mA |
|  |  |  | 10-ns cycle, 100 MHz |  | 120 |  |
| $\mathrm{I}_{\text {SB2 }}$ | Automatic CE <br> Power Down <br> Current-CMOS Inputs | Max $\mathrm{V}_{\mathrm{DD}}$, Device Deselected, <br> $\mathrm{V}_{\mathrm{IN}} \geq \mathrm{V}_{\mathrm{DD}}-0.3 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{IN}} \leq 0.3 \mathrm{~V}$, <br> $\mathrm{f}=0$, inputs static | All speeds |  | 70 | mA |
| $\mathrm{I}_{\text {SB3 }}$ | Automatic CE <br> Power Down <br> Current-CMOS Inputs | Max $V_{D D}$, Device Deselected, $\mathrm{V}_{\text {IN }} \geq \mathrm{V}_{\text {DDQ }}-0.3 \mathrm{~V}$ or $\mathrm{V}_{\text {IN }} \leq 0.3 \mathrm{~V}$, $f=f_{\text {MAX }}$, inputs switching | 7.5-ns cycle, 133 MHz |  | 130 | mA |
|  |  |  | 10-ns cycle, 100 MHz |  | 110 | mA |
| $\mathrm{I}_{\text {SB4 }}$ | Automatic CE <br> Power Down <br> Current-TTL Inputs | Max $V_{\text {DD }}$, Device Deselected, $\mathrm{V}_{\mathbb{I N}} \geq \mathrm{V}_{\mathrm{DD}}-0.3 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{IN}} \leq 0.3 \mathrm{~V}$, $\mathrm{f}=0$, inputs static | All Speeds |  | 80 | mA |

## Notes:

17. Overshoot: $\mathrm{V}_{I H}(\mathrm{AC})<\mathrm{V}_{\mathrm{DD}}+1.5 \mathrm{~V}$ (pulse width less than $\mathrm{t}_{\mathrm{CYC}} / 2$ ), undershoot: $\mathrm{V}_{\mathrm{IL}}(\mathrm{AC})>-2 \mathrm{~V}$ (pulse width less than $\mathrm{t}_{\mathrm{CYC}} / 2$ ).
18. $T_{\text {power up }}$ : Assumes a linear ramp from $0 v$ to $V_{D D}(\mathrm{~min})$ within 200 ms . During this time $\mathrm{V}_{I H}<\mathrm{V}_{D D}$ and $V_{D D Q} \leq V_{D D}$.

Capacitance ${ }^{[19]}$

| Parameter | Description | Test Conditions | 100 TQFP <br> Package | 119 BGA <br> Package | 165 FBGA <br> Package | Unit |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Capacitance | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}$, | 5 | 8 | 9 | pF |
| $\mathrm{C}_{\mathrm{CLK}}$ | Clock Input Capacitance | $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}$. | 5 | 8 | 9 | pF |
| $\mathrm{C}_{\mathrm{IO}}$ | Input/Output Capacitance | $\mathrm{V}_{\mathrm{DDQ}}=2.5 \mathrm{~V}$ |  | 5 | 8 | 9 |

Thermal Resistance ${ }^{[19]}$

| Parameter | Description | Test Conditions | 100 TQFP Package | 119 BGA Package | 165 FBGA Package | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\Theta_{J A}$ | Thermal Resistance (Junction to Ambient) | Test conditions follow standard test methods and procedures for measuring thermal impedance, in accordance with EIA/JESD51. | 28.66 | 23.8 | 20.7 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\Theta_{\mathrm{Jc}}$ | Thermal Resistance (Junction to Case) |  | 4.08 | 6.2 | 4.0 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

## AC Test Loads and Waveforms



(a)


(c)

(c)

Note:
19. Tested initially and after any design or process change that may affect these parameters.

CY7C1381D, CY7C1381F CY7C1383D, CY7C1383F

## Switching Characteristics

Over the Operating Range ${ }^{[20,21]}$

| Parameter | Description | 133 MHz |  | 100 MHz |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max | Min | Max |  |
| tPOWER | $\mathrm{V}_{\mathrm{DD}}$ (Typical) to the first Access ${ }^{\text {[22] }}$ | 1 |  | 1 |  | ms |
| Clock |  |  |  |  |  |  |
| $\mathrm{t}_{\mathrm{CYC}}$ | Clock Cycle Time | 7.5 |  | 10 |  | ns |
| $\mathrm{t}_{\mathrm{CH}}$ | Clock HIGH | 2.1 |  | 2.5 |  | ns |
| $\mathrm{t}_{\mathrm{CL}}$ | Clock LOW | 2.1 |  | 2.5 |  | ns |
| Output Times |  |  |  |  |  |  |
| $\mathrm{t}_{\text {CDV }}$ | Data Output Valid After CLK Rise |  | 6.5 |  | 8.5 | ns |
| $\mathrm{t}_{\mathrm{DOH}}$ | Data Output Hold After CLK Rise | 2.0 |  | 2.0 |  | ns |
| ${ }^{\text {t }}$ CLZ | Clock to Low-Z ${ }^{\text {[23, 24, 25] }}$ | 2.0 |  | 2.0 |  | ns |
| $\mathrm{t}_{\mathrm{CHZ}}$ | Clock to High-Z [23, 24, 25] | 0 | 4.0 | 0 | 5.0 | ns |
| toev | $\overline{\text { OE LOW }}$ to Output Valid |  | 3.2 |  | 3.8 | ns |
| $\mathrm{t}_{\text {OeLZ }}$ | $\overline{\mathrm{OE}}$ LOW to Output Low-Z [23, 24, 25] | 0 |  | 0 |  | ns |
| $\mathrm{t}_{\text {Oehz }}$ | $\overline{\text { OE HIGH to Output High-Z }}$ [23, 24, 25] |  | 4.0 |  | 5.0 | ns |
| Setup Times |  |  |  |  |  |  |
| $\mathrm{t}_{\mathrm{AS}}$ | Address Setup Before CLK Rise | 1.5 |  | 1.5 |  | ns |
| $\mathrm{t}_{\text {ADS }}$ | $\overline{\text { ADSP, }} \overline{\text { ADSC }}$ Setup Before CLK Rise | 1.5 |  | 1.5 |  | ns |
| $\mathrm{t}_{\text {ADVS }}$ | $\overline{\text { ADV }}$ Setup Before CLK Rise | 1.5 |  | 1.5 |  | ns |
| $\mathrm{t}_{\text {WES }}$ | $\overline{\mathrm{GW}}, \overline{\mathrm{BWE}}, \overline{\mathrm{BW}}_{[\mathrm{A}: \mathrm{D}]}$ Setup Before CLK Rise | 1.5 |  | 1.5 |  | ns |
| $\mathrm{t}_{\mathrm{DS}}$ | Data Input Setup Before CLK Rise | 1.5 |  | 1.5 |  | ns |
| $\mathrm{t}_{\text {CES }}$ | Chip Enable Setup | 1.5 |  | 1.5 |  | ns |
| Hold Times |  |  |  |  |  |  |
| $\mathrm{t}_{\mathrm{AH}}$ | Address Hold After CLK Rise | 0.5 |  | 0.5 |  | ns |
| $\mathrm{t}_{\text {ADH }}$ | $\overline{\text { ADSP, }} \overline{\text { ADSC }}$ Hold After CLK Rise | 0.5 |  | 0.5 |  | ns |
| $\mathrm{t}_{\text {WEH }}$ | $\overline{\mathrm{GW}}, \overline{\mathrm{BWE}}, \overline{\mathrm{BW}}_{[\mathrm{A}: \mathrm{D}]}$ Hold After CLK Rise | 0.5 |  | 0.5 |  | ns |
| $\mathrm{t}_{\text {ADVH }}$ | $\overline{\text { ADV Hold After CLK Rise }}$ | 0.5 |  | 0.5 |  | ns |
| $\mathrm{t}_{\mathrm{DH}}$ | Data Input Hold After CLK Rise | 0.5 |  | 0.5 |  | ns |
| $\mathrm{t}_{\text {CEH }}$ | Chip Enable Hold After CLK Rise | 0.5 |  | 0.5 |  | ns |

## Notes:

20. Timing reference level is 1.5 V when $\mathrm{V}_{\mathrm{DDQ}}=3.3 \mathrm{~V}$ and is 1.25 V when $\mathrm{V}_{\mathrm{DDQ}}=2.5 \mathrm{~V}$.
21. Test conditions shown in (a) of AC Test Loads unless otherwise noted.
22. This part has a voltage regulator internally; $t_{P O W E R}$ is the time that the power needs to be supplied above $V_{D D}$ (minimum) initially, before a read or write operation can be initiated.
23. $\mathrm{t}_{\mathrm{CHZ}}, \mathrm{t}_{\mathrm{CLZ}}, \mathrm{t}_{\mathrm{OELZ}}$, and $\mathrm{t}_{\mathrm{OEHz}}$ are specified with AC test conditions shown in part (b) of AC Test Loads and Waveforms on page 19 . Transition is measured $\pm 200$ mV from steady-state voltage
24. At any given voltage and temperature, $t_{O E H Z}$ is less than $t_{O E L Z}$ and $t_{C H Z}$ is less than $t_{C L Z}$ to eliminate bus contention between SRAMs when sharing the same data bus. These specifications do not imply a bus contention condition, but reflect parameters guaranteed over worst case user conditions. Device is designed to achieve High-Z prior to Low-Z under the same system condition.
25 . This parameter is sampled and not $100 \%$ tested.

## Timing Diagrams

## Read Cycle Timing ${ }^{[26]}$



Note:
26. On this diagram, when CE is LOW: CE1 is LOW, CE2 is HIGH and CE3 is LOW. When CE is HIGH: CE1 is HIGH or CE2 is LOW or CE3 is HIGH.

CY7C1381D, CY7C1381F CY7C1383D, CY7C1383F

Timing Diagrams (continued)
Write Cycle Timing ${ }^{[26,27]}$


Note:
27. Full width write can be initiated by either $\overline{\mathrm{GW}}$ LOW; or by $\overline{\mathrm{GW}}$ HIGH, $\overline{\mathrm{BWE}}$ LOW and $\overline{\mathrm{BW}}_{\mathrm{X}}$ LOW.

CY7C1381D, CY7C1381F CY7C1383D, CY7C1383F

Timing Diagrams (continued)
Read/Write Cycle Timing ${ }^{[26,28,29]}$


Notes:
28. The data bus (Q) remains in high-Z following a WRITE cycle, unless a new read access is initiated by $\overline{\text { ADSP }}$ or $\overline{\text { ADSC }}$
29. $\overline{\mathrm{GW}}$ is HIGH .

Timing Diagrams (continued)
ZZ Mode Timing ${ }^{[30,}{ }^{\text {31] }}$


Notes:
30. Device must be deselected when entering $Z Z$ mode. See Truth Table ${ }^{[4,5,6,7,8]}$ on page 9 for all possible signal conditions to deselect the device. 31. DQs are in high- $Z$ when exiting $Z Z$ sleep mode.

## Ordering Information

Not all of the speed, package and temperature ranges are available. Please contact your local sales representative or visit www.cypress.com for actual products offered.

| $\begin{array}{\|l} \hline \text { Speed } \\ \text { (MHz) } \end{array}$ | Ordering Code | Package Diagram | Part and Package Type | Operating Range |
| :---: | :---: | :---: | :---: | :---: |
| 133 | CY7C1381D-133AXC | 51-85050 | 100-Pin Thin Quad Flat Pack (14 $\times 20 \times 1.4 \mathrm{~mm}$ ) Pb-Free | Commercial |
|  | CY7C1383D-133AXC |  |  |  |
|  | CY7C1381F-133BGC | 51-85115 | 119-ball Ball Grid Array (14 $\times 22 \times 2.4 \mathrm{~mm}$ ) |  |
|  | CY7C1383F-133BGC |  |  |  |
|  | CY7C1381F-133BGXC | 51-85115 | 119-ball Ball Grid Array (14 x $22 \times 2.4 \mathrm{~mm}$ ) Pb-Free |  |
|  | CY7C1383F-133BGXC |  |  |  |
|  | CY7C1381D-133BZC | 51-85180 | 165-ball Fine-Pitch Ball Grid Array ( $13 \times 15 \times 1.4 \mathrm{~mm}$ ) |  |
|  | CY7C1383D-133BZC |  |  |  |
|  | CY7C1381D-133BZXC | 51-85180 | 165-ball Fine-Pitch Ball Grid Array ( $13 \times 15 \times 1.4 \mathrm{~mm}$ ) Pb-Free |  |
|  | CY7C1383D-133BZXC |  |  |  |
|  | CY7C1381D-133AXI | 51-85050 | 100-Pin Thin Quad Flat Pack (14 x $20 \times 1.4 \mathrm{~mm}$ ) Pb-Free | Industrial |
|  | CY7C1383D-133AXI |  |  |  |
|  | CY7C1381F-133BGI | 51-85115 | 119-ball Ball Grid Array (14 x $22 \times 2.4 \mathrm{~mm}$ ) |  |
|  | CY7C1383F-133BGI |  |  |  |
|  | CY7C1381F-133BGXI | 51-85115 | 119-ball Ball Grid Array (14 $\times 22 \times 2.4 \mathrm{~mm}$ ) Pb-Free |  |
|  | CY7C1383F-133BGXI |  |  |  |
|  | CY7C1381D-133BZI | 51-85180 | 165-ball Fine-Pitch Ball Grid Array ( $13 \times 15 \times 1.4 \mathrm{~mm}$ ) |  |
|  | CY7C1383D-133BZI |  |  |  |
|  | CY7C1381D-133BZXI | 51-85180 | 165-ball Fine-Pitch Ball Grid Array ( $13 \times 15 \times 1.4 \mathrm{~mm}$ ) Pb-Free |  |
|  | CY7C1383D-133BZXI |  |  |  |
| 100 | CY7C1381D-100AXC | 51-85050 | 100-Pin Thin Quad Flat Pack (14 x $20 \times 1.4 \mathrm{~mm}$ ) Pb-Free | Commercial |
|  | CY7C1383D-100AXC |  |  |  |
|  | CY7C1381F-100BGC | 51-85115 | 119-ball Ball Grid Array (14 x $22 \times 2.4$ mm) |  |
|  | CY7C1383F-100BGC |  |  |  |
|  | CY7C1381F-100BGXC | 51-85115 | 119-ball Ball Grid Array ( $14 \times 22 \times 2.4 \mathrm{~mm}$ ) Pb-Free |  |
|  | CY7C1383F-100BGXC |  |  |  |
|  | CY7C1381D-100BZC | 51-85180 | 165-ball Fine-Pitch Ball Grid Array ( $13 \times 15 \times 1.4 \mathrm{~mm}$ ) |  |
|  | CY7C1383D-100BZC |  |  |  |
|  | CY7C1381D-100BZXC | 51-85180 | 165-ball Fine-Pitch Ball Grid Array ( $13 \times 15 \times 1.4 \mathrm{~mm}$ ) Pb-Free |  |
|  | CY7C1383D-100BZXC |  |  |  |
|  | CY7C1381D-100AXI | 51-85050 | 100-Pin Thin Quad Flat Pack (14 $\times 20 \times 1.4 \mathrm{~mm}$ ) Pb-Free | Industrial |
|  | CY7C1383D-100AXI |  |  |  |
|  | CY7C1381F-100BGI | 51-85115 | 119-ball Ball Grid Array ( $14 \times 22 \times 2.4 \mathrm{~mm}$ ) |  |
|  | CY7C1383F-100BGI |  |  |  |
|  | CY7C1381F-100BGXI | 51-85115 | 119-ball Ball Grid Array (14 x $22 \times 2.4 \mathrm{~mm}$ ) Pb-Free |  |
|  | CY7C1383F-100BGXI |  |  |  |
|  | CY7C1381D-100BZI | 51-85180 | 165-ball Fine-Pitch Ball Grid Array ( $13 \times 15 \times 1.4 \mathrm{~mm}$ ) |  |
|  | CY7C1383D-100BZI |  |  |  |
|  | CY7C1381D-100BZXI | 51-85180 | 165-ball Fine-Pitch Ball Grid Array ( $13 \times 15 \times 1.4 \mathrm{~mm}$ ) Pb-Free |  |
|  | CY7C1383D-100BZXI |  |  |  |

CY7C1381D, CY7C1381F CY7C1383D, CY7C1383F

## Package Diagrams

Figure 1. 100-Pin Thin Plastic Quad Flat pack (14 x $20 \times 1.4 \mathrm{~mm})(51-85050)$


CY7C1381D, CY7C1381F CY7C1383D, CY7C1383F

## Package Diagrams (continued)

Figure 2. 119-ball BGA ( $14 \times 22 \times 2.4 \mathrm{~mm}$ ) (51-85115)


CY7C1381D, CY7C1381F CY7C1383D, CY7C1383F

Package Diagrams (continued)
Figure 3. 165-ball FBGA (13 x $15 \times 1.4 \mathrm{~mm})(51-85180)$


Intel and Pentium are registered trademarks, and i486 is a trademark of Intel Corporation. All product and company names mentioned in this document are the trademarks of their respective holders.

## Document History Page

Document Title: CY7C1381D/CY7C1383D/CY7C1381F/CY7C1383F 18-Mbit (512K x 36/1M x 18) Flow-Through SRAM Document Number: 38-05544

| REV. | ECN NO. | Issue Date | Orig. of Change | Description of Change |
| :---: | :---: | :---: | :---: | :---: |
| ** | 254518 | See ECN | RKF | New data sheet |
| *A | 288531 | See ECN | SYT | Edited description under "IEEE 1149.1 Serial Boundary Scan (JTAG)" for non-compliance with 1149.1 <br> Removed 117-MHz Speed Bin <br> Added Pb-free information for 100-Pin TQFP, 119 BGA and 165 FBGA package <br> Added comment of 'Pb-free BG packages availability’ below the Ordering Information |
| *B | 326078 | See ECN | PCI | Address expansion pins/balls in the pinouts for all packages are modified as per JEDEC standard <br> Added description on EXTEST Output Bus Tri-State <br> Changed description on the Tap Instruction Set Overview and Extest <br> Changed Device Width (23:18) for 119-BGA from 000001 to 101001 <br> Added separate row for 165 -FBGA Device Width (23:18) <br> Changed $\Theta_{\mathrm{JA}}$ and $\Theta_{\mathrm{JC}}$ for TQFP Package from 31 and $6^{\circ} \mathrm{C} / \mathrm{W}$ to 28.66 and <br> $4.08^{\circ} \mathrm{C} / \mathrm{W}$ respectively <br> Changed $\Theta_{\mathrm{JA}}$ and $\Theta_{\mathrm{JC}}$ for BGA Package from 45 and $7^{\circ} \mathrm{C} / \mathrm{W}$ to 23.8 and 6.2 ${ }^{\circ} \mathrm{C} / \mathrm{W}$ respectively <br> Changed $\Theta_{\mathrm{JA}}$ and $\Theta_{\mathrm{Jc}}$ for FBGA Package from 46 and $3^{\circ} \mathrm{C} / \mathrm{W}$ to 20.7 and 4.0 ${ }^{\circ} \mathrm{C} / \mathrm{W}$ respectively <br> Modified $\mathrm{V}_{\mathrm{OL}}, \mathrm{V}_{\mathrm{OH}}$ test conditions <br> Removed comment of 'Pb-free BG packages availability' below the Ordering Information <br> Updated Ordering Information Table <br> Changed from Preliminary to Final |
| *C | 351895 | See ECN | PCI | Updated Ordering Information Table |
| *D | 416321 | See ECN | NXR | Changed address of Cypress Semiconductor Corporation on Page\# 1 from "3901 North First Street" to "198 Champion Court" <br> Changed the description of $\mathrm{I}_{\mathrm{X}}$ from Input Load Current to Input Leakage Current on page\# 18 <br> Changed the $\mathrm{I}_{\mathrm{X}}$ current values of MODE on page \# 18 from $-5 \mu \mathrm{~A}$ and $30 \mu \mathrm{~A}$ to $-30 \mu \mathrm{~A}$ and $5 \mu \mathrm{~A}$ <br> Changed the $\mathrm{I}_{\mathrm{X}}$ current values of $Z Z$ on page \# 18 from $-30 \mu \mathrm{~A}$ and $5 \mu \mathrm{~A}$ to $-5 \mu \mathrm{~A}$ and $30 \mu \mathrm{~A}$ <br> Changed $V_{I H} \leq V_{D D}$ to $V_{I H}<V_{D D}$ on page \# 18 <br> Replaced Package Name column with Package Diagram in the Ordering Information table <br> Updated Ordering Information Table |
| *E | 475009 | See ECN | VKN | Added the Maximum Rating for Supply Voltage on $V_{\text {DDQ }}$ Relative to GND Changed $\mathrm{t}_{\mathrm{TH}}, \mathrm{t}_{\mathrm{TL}}$ from 25 ns to 20 ns and $\mathrm{t}_{\mathrm{TDOV}}$ from 5 ns to 10 ns in TAP AC Switching Characteristics table. Updated the Ordering Information table. |
| *F | 776456 | See ECN | VKN | Added Part numbers CY7C1381F and CY7C1383F and its related information Added footnote\# 3 regarding Chip Enable Updated Ordering Information table |


[^0]:    Notes:

    1. For best practices or recommendations, please refer to the Cypress application note AN1064, SRAM System Design Guidelines on www.cypress.com.
    2. $\mathrm{CE}_{3}, \mathrm{CE}_{2}$ are for TQFP and 165 FBGA packages only. 119 BGA is offered only in 1 chip enable.
