### **Product Features** - Using external 32.768kHz quartz crystal - Supports I<sup>2</sup>C-Bus's high speed mode (400 kHz) - Includes time (Hour/Minute/Second) and calendar (Year/Month/Date/Day) counter functions (BCD code) - Programmable square wave output signal - 56-byte, battery-backed, nonvolatile (NV) RAM for data storage - Automatic power-fail detect and switch circuitry of battery backup - Consumes less than 500nA in battery backup mode with oscillator running **Ordering Information** | Part Number | Package | |-------------|------------| | PT7C4307P | 8-Pin DIP | | PT7C4307W | 8-Pin SOIC | **Note:** Lead free package is available by adding "E" after each part number. For example: PT7C4307PE. # **Product Description** The PT7C4307 serial real-time clock is a low-power clock/calendar with a programmable square-wave output and 56 bytes of nonvolatile RAM. Address and data are transferred serially via a 2-wire, bidirectional bus. The clock/calendar provides seconds, minutes, hours, day, date, month, and year information. The date at the end of the month is automatically adjusted for months with fewer than 31 days, including corrections for leap year. The clock operates in either the 24-hour or 12-hour format with AM/PM indicator. The PT7C4307 has a built-in power sense circuit that detects power failures and automatically switches to the battery supply. Table 1 shows the basic functions of PT7C4307. More details are shown in section: overview of functions. **Table 1.** Basic functions of PT7C4307 | Item | | Fu | nction | PT7C4307 | |------|--------------|------------------------|----------------------------|----------| | | | Source: Crystal | : 32.768kHz | V | | 1 | Oscillator | Oscillator enabl | e/disable | √ | | | | Oscillator fail detect | | - | | | | Time display | 12-hour | √ | | 2 | Time | Time display | 24-hour | V | | | | Century bit | | - | | 3 | Alarm interr | upt | | - | | 4 | Programmab | ole square wave out | 1, 4.096k, 8.192k, 32.768k | | | 5 | RAM | RAM | | 56×8 | | 6 | Battery back | tup | | √ | # **Contents** | Product Features | | |-----------------------------------------------------------|----| | Product Description | 1 | | Pin Assignment | 3 | | Pin Description | 3 | | Function Block | 4 | | Recommended Layout for Crystal | 4 | | Crystal Specifications | 4 | | Function Description | 5 | | Overview of Functions | 5 | | Registers | 6 | | Control and status register | 7 | | Time Counter | 8 | | Days of the week Counter | 9 | | Calendar Counter | 9 | | I <sup>2</sup> C Bus Interface | 10 | | Overview of I <sup>2</sup> C-BUS | 10 | | System Configuration | 10 | | Starting and Stopping I <sup>2</sup> C Bus Communications | 11 | | Slave Address | 13 | | Maximum Ratings | 15 | | Recommended Operating Conditions | 15 | | DC Electrical Characteristics | 16 | | AC Electrical Characteristics | 17 | | Mechanical Information | 18 | # **Pin Assignment** # **Pin Description** | Pin no. | Pin | Туре | Description | |---------|---------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | X1 | I | Oscillator Circuit Input. Together with X2, 32.768kHz crystal is connected between them. | | 2 | X2 | О | <b>Oscillator Circuit Output.</b> Together with X1, 32.768kHz crystal is connected between them. When 32.768kHz external input, X2 must be float. | | 6 | SCL | I | <b>Serial Clock Input.</b> SCL is used to synchronize data movement on the I <sup>2</sup> C serial interface. | | 5 | SDA | I/O | <b>Serial Data Input/Output.</b> SDA is the input/output pin for the 2-wire serial interface. The SDA pin is open-drain output and requires an external pull-up resistor. | | 7 | SQW/OUT | О | <b>Square Wave/Output Driver.</b> Open drain. Four frequencies selectable: 32.768k, 8.192k, 4.096k, 1Hz when SQWE bit is set to 1. | | 8 | VCC | P | <b>Power.</b> Primary power for PT7C4307. | | 3 | VBAT | Р | +3V Battery Power. | | 4 | GND | Р | Ground. | # **Function Block** # **Recommended Layout for Crystal** # **Crystal Specifications** | Parameter | Symbol | Min | Тур | Max | Unit | |-------------------|---------|-----|--------|-----|------| | Nominal Frequency | $f_{O}$ | | 32.768 | | kHz | | Series Resistance | ESR | | | 45 | kΩ | | Load Capacitance | $C_{L}$ | | 12.5 | | pF | The crystal, traces and crystal input pins should be isolated from RF generating signals. # **Function Description** ### **Overview of Functions** #### **Clock function** CPU can read or write data including the year (last two digits), month, date, day, hour, minute, and second. Any (two-digit) year that is a multiple of 4 is treated as a leap year and calculated automatically as such until the year 2099. #### Programmable square wave output A square wave output enable bit controls square wave output at pin 7. 4 frequencies are selectable: 1, 4.096k, 8.192k, 32.768k Hz. #### **Interface with CPU** Data is read and written via the I<sup>2</sup>C bus interface using two signal lines: SCL (clock) and SDA (data). Since the output of the I/O pin SDA is open drain, a pull-up resistor should be used on the circuit board if the CPU output I/O is also open drain. The SCL's maximum clock frequency is 400 kHz, which supports the I<sup>2</sup>C bus's high-speed mode. #### Oscillator enable/disable Oscillator can be enabled or disabled by /EOSC bit. But time count chain does not shut down when the bit is logic 1. #### **RAM** 56×8 nonvolatile RAM are available for customer use. ## **Registers** Allocation of registers | Addr. | E | | | | Register of | definition | | | | |---------|--------------------------|---------|---------|--------------|-------------|------------|-------|-------|-------------------| | (hex)*1 | Function | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | 00 | Seconds (00-59) | /EOSC*2 | S40 | S20 | S10 | S8 | S4 | S2 | S1 | | 01 | Minutes (00-59) | 0 | M40 | M20 | M10 | M8 | M4 | M2 | M1 | | 02 | Hours (00-23 / 01-12) | 0 | 12, /24 | H20 or P, /A | H10 | Н8 | H4 | H2 | H1 | | 03 | Days of the week (01-07) | 0 | 0 | 0 | 0 | 0 | W4 | W2 | W1 | | 04 | Dates (01-31) | 0 | 0 | D20 | D10 | D8 | D4 | D2 | D1 | | 05 | Months (01-12) | 0 | 0 | 0 | MO10 | MO8 | MO4 | MO2 | MO1 | | 06 | Years (00-99) | Y80 | Y40 | Y20 | Y10 | Y8 | Y4 | Y2 | Y1 | | 07 | Control*3 | OUT*4 | 0 | 0 | SQWE*5 | 0 | 0 | RS1*6 | RS0 <sup>*6</sup> | | 08~3F | RAM*7 | - | - | - | - | - | - | - | - | # Caution points: - \*1. PT7C4307 uses 6 bits for address. That is if write data to 41H, the data will be written to 01H address register. - \*2. Oscillator Enable bit. When this bit is set to 1, oscillator is stopped but time count chain is still active. - \*3. Control register was used to select SQW/OUT pin output square wave with one of 4 kinds of frequency or DC level. - \*4. Control SQW/OUT pin output DC level when square wave is disabled. - \*5. Square wave outputs enable at SQW/OUT pin. - \*6. Square wave output frequency select. - \*7. PT7C4307 has 56×8 static RAM for customer use. It is volatile RAM. - \*8. All bits marked with "0" are read-only bits. Their value when read is always "0". All bits marked with "-" are customer using space. ### Control and status register | Addr. (hex) | Description | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-------------|-------------|-----|----|----|------|----|----|-----|-----| | 07 | Control | OUT | 0 | 0 | SQWE | 0 | 0 | RS1 | RS0 | | | (default) | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | #### • OUT It controls the output level of the SQW/OUT pin when the square wave output is disabled. | OUT | Data | Description | |--------------|------|------------------------------------------------| | Read / Write | 0 | When SQWE = 0, SQW/OUT pin output low. Default | | Read / Wille | 1 | When SQWE = 0, SQW/OUT pin output high. | ## • SQWE (Square Wave Enable) This bit, when set to a logic 1, will enable the oscillator output. The frequency of the square wave output depends upon the value of the RSO and RS1 bits. With the square wave output set to 1Hz, the clock registers update on the falling edge of the square wave. #### • RS (Rate Select) These bits control the frequency of the square wave output when the square wave output has been enabled. | RS1, RS0 | Data | SQW output freq. (Hz) | |--------------|------|-----------------------| | | 00 | 1 | | Read / Write | 01 | 4.096k | | Read / Wille | 10 | 8.192k | | | 11 | 32.768k Default | #### **Time Counter** Time digit display (in BCD code): - Second digits: Range from 00 to 59 and carried to minute digits when incremented from 59 to 00. - Minute digits: Range from 00 to 59 and carried to hour digits when incremented from 59 to 00. - Hour digits: See description on the /12, 24 bit. Carried to day and day-of-the-week digits when incremented from 11 p.m. to 12 a.m. or 23 to 00. | Addr. (hex) | Description | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-------------|-------------|--------|-----------|-------------|-----------|------------|-----------|-----------|------------| | 00 | Seconds | /EOSC* | S40 | S20 | S10 | <b>S</b> 8 | S4 | S2 | <b>S</b> 1 | | 00 | (default) | 1 | Undefined | 01 | Minutes | 0 | M40 | M20 | M10 | M8 | M4 | M2 | M1 | | 01 | (default) | 0 | Undefined | 02 | Hours | 0 | 12, /24 | H20 or P,/A | H10 | Н8 | H4 | H2 | H1 | | 02 | (default) | 0 | Undefined <sup>\*</sup> Note: /EOSC bit must be written into 0 to start the time count. #### • 12, /24 bit This bit is used to select between 12-hour clock system and 24-hour clock system. | 12, /24 | Data | Description | |--------------|------|----------------| | Read / Write | 0 | 24-hour system | | Read / Write | 1 | 12-hour system | This bit is used to select between 12-hour clock operation and 24-hour clock operation. | 2, /24 | Description | Hours register | | | | | | |--------|----------------------|----------------|---------------|---------------|---------------|--|--| | | | 24-hour clock | 12-hour clock | 24-hour clock | 12-hour clock | | | | | | 00 | 52 ( AM 12 ) | 12 | 72 ( PM 12) | | | | 0 | 24 hour time display | 01 | 41 ( AM 01 ) | 13 | 61 ( PM 01 ) | | | | U | 24-hour time display | 02 | 42 ( AM 02 ) | 14 | 62 ( PM 02 ) | | | | | | 03 | 43 ( AM 03 ) | 15 | 63 ( PM 03 ) | | | | | | 04 | 44 ( AM 04 ) | 16 | 64 ( PM 04 ) | | | | | | 05 | 45 ( AM 05 ) | 17 | 65 ( PM 05 ) | | | | | | 06 | 46 ( AM 06 ) | 18 | 66 ( PM 06 ) | | | | | | 07 | 47 ( AM 07 ) | 19 | 67 ( PM 07 ) | | | | 1 | 12.1 | 08 | 48 ( AM 08 ) | 20 | 68 ( PM 08 ) | | | | 1 | 12-hour time display | 09 | 49 ( AM 09 ) | 21 | 69 ( PM 09 ) | | | | | | 10 | 50 ( AM 10 ) | 22 | 70 ( PM 10 ) | | | | | | 11 | 51 ( AM 11 ) | 23 | 71 ( PM 11 ) | | | <sup>\*</sup> Be sure to select between 12-hour and 24-hour clock operation before writing the time data. # Preliminary Data Sheet PT7C4307 Real-time Clock Module (I<sup>2</sup>C Bus) ## **Days of the week Counter** The day counter is a divide-by-7 counter that counts from 01 to 07 and up 07 before starting again from 01. Values that correspond to the day of week are user defined but must be sequential (i.e., if 1 equals Sunday, then 2 equals Monday, and so on). Illogical time and date entries result in undefined operation. | Addr. (hex) | Description | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-------------|------------------|----|----|----|----|----|-----------|-----------|-----------| | 03 | Days of the week | 0 | 0 | 0 | 0 | 0 | W4 | W2 | W1 | | | (default) | 0 | 0 | 0 | 0 | 0 | Undefined | Undefined | Undefined | ## **Calendar Counter** The data format is BCD format. • Day digits: Range from 1 to 31 (for January, March, May, July, August, October and December). Range from 1 to 30 (for April, June, September and November). Range from 1 to 29 (for February in leap years). Range from 1 to 28 (for February in ordinary years). Carried to month digits when cycled to 1. • Month digits: Range from 1 to 12 and carried to year digits when cycled to 1. • Year digits: Range from 00 to 99 and 00, 04, 08, ..., 92 and 96 are counted as leap years. | Addr. (hex) | Description | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-------------|-------------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------| | 04 | Dates | 0 | 0 | D20 | D10 | D8 | D4 | D2 | D1 | | 01 | (default) | 0 | 0 | Undefined | Undefined | Undefined | Undefined | Undefined | Undefined | | 05 | Months | 0 | 0 | 0 | M10 | M8 | M4 | M2 | M1 | | 03 | (default) | 0 | 0 | 0 | Undefined | Undefined | Undefined | Undefined | Undefined | | 06 | Years | Y80 | Y40 | Y20 | Y10 | Y8 | Y4 | Y2 | Y1 | | 00 | (default) | Undefined Note: Any registered imaginary time should be replaced by correct time, otherwise it will cause the clock counter malfunction. # I<sup>2</sup>C Bus Interface # Overview of I<sup>2</sup>C-BUS The I<sup>2</sup>C bus supports bi-directional communications via two signal lines: the SDA (data) line and SCL (clock) line. A combination of these two signals is used to transmit and receive communication start/stop signals, data signals, acknowledge signals, and so on. Both the SCL and SDA signals are held at high level whenever communications are not being performed. The starting and stopping of communications is controlled at the rising edge or falling edge of SDA while SCL is at high level. During data transfers, data changes that occur on the SDA line are performed while the SCL line is at low level, and on the receiving side the data is captured while the SCL line is at high level. In either case, the data is transferred via the SCL line at a rate of one bit per clock pulse. The I<sup>2</sup>C bus device does not include a chip select pin such as is found in ordinary logic devices. Instead of using a chip select pin, slave addresses are allocated to each device and the receiving device responds to communications only when its slave address matches the slave address in the received data. ### **System Configuration** All ports connected to the I<sup>2</sup>C bus must be either open drain or open collector ports in order to enable AND connections to multiple devices. SCL and SDA are both connected to the VDD line via a pull-up resistance. Consequently, SCL and SDA are both held at high level when the bus is released (when communication is not being performed). Fig 1. System configuration # Starting and Stopping I<sup>2</sup>C Bus Communications PT Pericom Technology Inc. Fig 2. Starting and stopping on I<sup>2</sup>C bus #### 1) START condition, repeated START condition, and STOP condition - a) START condition - SDA level changes from high to low while SCL is at high level - b) STOP condition - SDA level changes from low to high while SCL is at high level - c) Repeated START condition (RESTART condition) In some cases, the START condition occurs between a previous START condition and the next STOP condition, in which case the second START condition is distinguished as a RESTART condition. Since the required status is the same as for the START condition, the SDA level changes from high to low while SCL is at high level. ### 2) Data Transfers and Acknowledge Responses during I<sup>2</sup>C-BUS Communication #### a) Data transfers Data transfers are performed in 8-bit (1 byte) units once the START condition has occurred. There is no limit on the amount (bytes) of data that are transferred between the START condition and STOP condition. The address auto increment function operates during both write and read operations. Updating of data on the transmitter (transmitting side)'s SDA line is performed while the SCL line is at low level. The receiver (receiving side) captures data while the SCL line is at high level. <sup>\*</sup>Note with caution that if the SDA data is changed while the SCL line is at high level, it will be treated as a START, RESTART, or STOP condition. # Preliminary Data Sheet PT7C4307 Real-time Clock Module (I<sup>2</sup>C Bus) ### b) Data acknowledge response (ACK signal) When transferring data, the receiver generates a confirmation response (ACK signal, low active) each time an 8-bit data segment is received. If there is no ACK signal from the receiver, it indicates that normal communication has not been established. (This does not include instances where the master device intentionally does not generate an ACK signal.) Immediately after the falling edge of the clock pulse corresponding to the 8th bit of data on the SCL line, the transmitter releases the SDA line and the receiver sets the SDA line to low (= acknowledge) level. After transmitting the ACK signal, if the Master remains the receiver for transfer of the next byte, the SDA is released at the falling edge of the clock corresponding to the 9th bit of data on the SCL line. Data transfer resumes when the Master becomes the transmitter. When the Master is the receiver, if the Master does not send an ACK signal in response to the last byte sent from the slave, that indicates to the transmitter that data transfer has ended. At that point, the transmitter continues to release the SDA and awaits a STOP condition from the Master. #### **Slave Address** The I<sup>2</sup>C bus device does not include a chip select pin such as is found in ordinary logic devices. Instead of using a chip select pin, slave addresses are allocated to each device. All communications begin with transmitting the [START condition] + [slave address (+ R/W specification)]. The receiving device responds to this communication only when the specified slave address it has received matches its own slave address. Slave addresses have a fixed length of 7 bits. See table for the details. An $R/\overline{W}$ bit is added to each 7-bit slave address during 8-bit transfers. #### Table | Operation | Transfer data | | | Sl | ave addre | ss | | | R/W bit | |-----------|---------------|-------|-------|-------|-----------|-------|-------|-------|-------------| | Operation | Transfer data | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | | Read | D1 h | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 1 (= Read) | | Write | D0 h | 1 | 1 | U | 1 | U | U | U | 0 (= Write) | #### I<sup>2</sup>C Bus's Basic Transfer Format | S | Start indication P | Stop indication A | RTC Acknowledge | |----|--------------------|-------------------|--------------------| | Sr | Restart indication | А | Master Acknowledge | ## 1) Write via I<sup>2</sup>C bus | S | | Sla | ve ac | ddres | s (7 | bits) | • | | Α | | Α | ddr. s | ettin | g | • | • | A | bit А | P | |-------------|-----|-------|--------|------------|--------|--------|--------|--|-------------|--------------|-----|--------|---------|-------|-----|---|-------------|-----|-------|-----|-----|-----|-----|-----|-----|-------------|-----| | 1 1 0 1 0 0 | | 0 | 0 | write<br>0 | ,, | l | | | | l | l | | ^` | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | Start | Sla | ve ad | ldress | s + wr | ite sp | ecific | cation | | A<br>C<br>K | Addr<br>Spec | the | write | start a | addre | SS. | | A<br>C<br>K | Wri | te da | ta | | | | | | A<br>C<br>K | Sto | | | | | | | | | | | | | | | | | | | | | | | | | | | | | ı | ### 2) Read via I<sup>2</sup>C bus ## a) Standard read ## b) Simplified read | S | s<br>1 1 1 | lave a | iddres | ss (7 <br>0 | bits) | 0 | Read<br>1 | Α | bit<br>7 | bit<br>6 | bit<br>5 | bit<br>4 | bit<br>3 | bit<br>2 | bit<br>1 | bit<br>O | А | bit<br>7 | bit<br>6 | bit<br>5 | bit<br>4 | bit<br>3 | bit<br>2 | bit<br>1 | bit<br>O | /A | Р | |-------|------------------------------------|--------|--------|--------------|-------------|------|-----------------------------|-----------------|----------|------------------|----------|-----------------|----------|-------------|----------|----------------------|--------|----------|----------|----------|----------|----------|-----------|----------|----------|----|---| | Start | Slave address + read specification | | | 1 | A<br>C<br>K | by t | a is re<br>he int<br>ress a | ead fr<br>ernal | addr | ie add<br>ess re | dress | point<br>er and | ed<br>I | A<br>C<br>K | | lress<br>addre<br>d. | regist | ter au | | reme | | | N O A C K | Sto | | | | ## Note: - 1. The above steps are an example of transfers of one or two bytes only. There is no limit to the number of bytes transferred during actual communications. - 2. 49H, 4AH are used as test mode address. Customer should not use the addresses. # Preliminary Data Sheet PT7C4307 Real-time Clock Module (I<sup>2</sup>C Bus) # **Maximum Ratings** | Storage Temperature | 65°Cto +150°C | |-------------------------------------------------|---------------------------| | Ambient Temperature with Power Applied | -40°Cto +85°C | | Supply Voltage to Ground Potential (Vcc to GND) | 0.3V to +6.5V | | DC Input (All Other Inputs except Vcc & GND) | 0.3V to $(V_{cc}+0.3V)$ | | DC Output Voltage (SDA, /INTA, /INTB pins) | -0.3V to +6.5V | | DC Output Current (FOUT) | 0.3V to $(V_{cc}+0.3V)$ | | Power Dissipation | 320mW (depend on package) | #### Note: Stresses greater than those listed under MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. # **Recommended Operating Conditions** | Part No. | Symbol | Description | Min | Type | Max | Unit | |----------|--------------|-----------------------|------|------|----------------------|------| | | $V_{CC}$ | Power voltage | 4.5 | 5 | 5.5 | | | | $V_{BAT}$ | Battery voltage | 2 | | 3.5 | V | | PT7C4307 | $V_{IH}$ | Input high level | 2.2 | | V <sub>CC</sub> +0.3 | V | | | $V_{\rm IL}$ | Input low level | -0.3 | | 0.8 | | | | $T_A$ | Operating temperature | -40 | | 85 | °C | # **DC Electrical Characteristics** Unless otherwise specified, $V_{DD} = 4.5 \sim 5.5 \text{ V}$ , $T_A = -40 \text{ }^{\circ}\text{C}$ to $+85 \text{ }^{\circ}\text{C}$ | Sym. | Item | Pin | Condition | Min | Typ | Max | Unit | |--------------|--------------------------|------------|-----------------------------|-----------|-----------|-----------|------| | $V_{CC}$ | Supply voltage | $V_{CC}$ | | 4.5 | 5.0 | 5.5 | V | | $V_{BAT}$ | Supply voltage | $V_{BATT}$ | | 2.0 | | 3.5 | • | | $V_{PF}$ | Power fail voltage | | Note 4 | 1.216× | 1.25× | 1.284× | V | | V PF | Tower ran voltage | | Note 4 | $V_{BAT}$ | $V_{BAT}$ | $V_{BAT}$ | v | | $I_{CC}$ | Current consumption | $V_{CC}$ | OSC on, Note 3 | | | 1.5 | mA | | 100 | Current consumption | V CC | OSC off, Note 1 | | | 200 | μΑ | | $I_{BAT}$ | Current consumption | $V_{BAT}$ | OSC on, SQW/OUT off, Note 2 | | 300 | 500 | nA | | 1BAT | Current consumption | V BAT | OSC on, SQW/OUT on (32kHz) | | 480 | 800 | пд | | $V_{\rm IL}$ | Low-level input voltage | SCL | | | | 0.8 | V | | $V_{IH}$ | High-level input voltage | SCL | | 2.0 | | | v | | $V_{OL}$ | Low-level output voltage | SDA | $I_{OL} = 5mA$ | | | 0.4 | V | | $I_{IL}$ | Input leakage current | SCL | | | | 1 | μΑ | | $I_{OZ}$ | Output current when OFF | SDA | | | | 1 | μΑ | ## Note: - 1. $V_{CC} = 5.0V$ and SDA, SCL = 5.0V. - V<sub>CC</sub> = 3.6 V and SDA, SCE = 3.6 V. V<sub>CC</sub> = 0V, V<sub>BAT</sub> = 3V. SCL clocking at max frequency = 100kHz. SDA pin open, /EOSC bit = 0 (oscillator enabled) V<sub>PF</sub> measured at V<sub>BAT</sub> = 3.0V. # **AC Electrical Characteristics** | Sym | Description | Value | Unit | |-------------|-------------------------------------------|-----------------------|------| | $V_{HM}$ | Rising and falling threshold voltage high | $0.8~\mathrm{V_{CC}}$ | V | | $V_{ m HL}$ | Rising and falling threshold voltage low | $0.2~\mathrm{V_{CC}}$ | V | #### Over the operating range | Symbol | Item | Min. | Тур. | Max. | Unit | |----------------------|--------------------------------------------------|------|------|------|------| | $f_{SCL}$ | SCL clock frequency | | | 400 | kHz | | t <sub>SU;STA</sub> | START condition set-up time | 0.6 | | | μs | | t <sub>HD;STA</sub> | START condition hold time | 0.6 | | | μs | | t <sub>SU;DAT</sub> | Data set-up time (RTC read/write) | 200 | | | ns | | t <sub>HD;DAT1</sub> | Data hold time (RTC write) | 35 | | | ns | | t <sub>HD;DAT2</sub> | Data hold time (RTC read) | 0 | | | μs | | t <sub>SU;STO</sub> | STOP condition setup time | 0.6 | | | μs | | t <sub>BUF</sub> | Bus idle time between a START and STOP condition | 1.3 | | | μs | | $t_{LOW}$ | When SCL = "L" | 1.3 | | | μs | | t <sub>HIGH</sub> | When SCL = "H" | 0.6 | | | μs | | t <sub>r</sub> | Rise time for SCL and SDA | | | 0.3 | μs | | $t_{\rm f}$ | Fall time for SCL and SDA | | | 0.3 | μs | | t <sub>SP</sub> * | Allowable spike time on bus | | | 50 | ns | | C <sub>B</sub> | Capacitance load for each bus line | | | 400 | pF | <sup>\*</sup> Note: only reference for design # **Mechanical Information** ## DIP-8 ## SOIC-8 ## **Notes** # Pericom Technology Inc. ${\bf Email: support@pti.com.cnWeb~Site: www.pti.com.cn,~www.pti-ic.com.cn}\\$ China: No. 20 Building, 3/F, 481 Guiping Road, Shanghai, 200233, China Tel: (86)-21-6485 0576 Fax: (86)-21-6485 2181 Asia Pacific: Unit 1517, 15/F, Chevalier Commercial Centre, 8 Wang Hoi Rd, Kowloon Bay, Hongkong Tel: (852)-2243 3660 Fax: (852)- 2243 3667 U.S.A.: 3545 North First Street, San Jose, California 95134, USA Tel: (1)-408-435 0800 Fax: (1)-408-435 1100 Pericom Technology Incorporation reserves the right to make changes to its products or specifications at any time, without notice, in order to improve design or performance and to supply the best possible product. Pericom Technology does not assume any responsibility for use of any circuitry described other than the circuitry embodied in Pericom Technology product. The company makes no representations that circuitry described herein is free from patent infringement or other rights, of Pericom Technology Incorporation.