

### 4-channel Master LIN Transceiver

#### **Features**

| Compliant to LIN Specification Version 1.3, 2.x and J2602                                  |
|--------------------------------------------------------------------------------------------|
| 4 channel independent enhanced master transceiver function                                 |
| Slew rate selection for 10.4kbps (J2602) and 20kbps (LIN 2.x) for optimized radiated       |
| emission behavior                                                                          |
| Disable of slew rate control for fast programming or test modes                            |
| High EMC immunity                                                                          |
| Fully integrated receiver filter                                                           |
| LIN terminals proof against short-circuits and transients in the automotive environment    |
| High impedance LIN in case of loss of ground , loss of battery and under voltage condition |
| LIN short to ground protection                                                             |
| Control output for voltage regulator                                                       |
| Only 25µA typical power consumption in sleep mode                                          |
| Remote wake up via LIN traffic                                                             |
| Integrated master termination resistors (1kOhm) and decoupling diodes                      |
| Thermal overload protection                                                                |
| 5V and 3.3V compatible digital inputs                                                      |
| 20-pin thermally enhanced QFN 5x5 package                                                  |
| ±4kV ESD protection pin LIN                                                                |

#### **Ordering Information**

| Part No.      | Temperature Range | Package               |
|---------------|-------------------|-----------------------|
| MLX80001 KLQD | K (-40 to 125 °C) | LQD (MLPQ 5x5 20pins) |

### General Description

The MLX80001 is a 4 channel physical layer device for applications of low speed vehicle serial data network communication using the Local Interconnect Network (LIN) protocol. The device is designed in accordance to the physical layer definition of the LIN Protocol Specification Package 2.x and the SAE J2602 standard. The IC furthermore can be used in ISO9141 systems.

Because of the very low current consumption of the MLX80001 in the recessive state it's suitable for ECU applications with hard standby current requirements. An advanced sleep mode capability allows a shutdown of a complete master node. The included wake-up function detects incoming dominant LIN messages and enables the voltage regulator.



# 4-channel Master LIN Transceiver

### **Contents**

| 1. | Fur                                    | nctional Diagram                                                        | 4           |
|----|----------------------------------------|-------------------------------------------------------------------------|-------------|
| 2. | Ele                                    | ctrical Specification                                                   | 5           |
|    | 2.1<br>2.2<br>2.3<br>2.4<br>2.5<br>2.6 | Operating Conditions                                                    | 6<br>5<br>9 |
| 3. | Fur                                    | nctional Description                                                    | 13          |
|    | 3.1<br>3.2<br>3.3<br>mode              | TxDx Input pin - Logic command to transmit on LINx bus as follows:      | 13<br>'     |
|    | 3.4<br>3.5                             | Power on procedure , INH Pin – INHIBIT<br>Pin LIN                       | 15          |
| 4. | Fail                                   | l-save Features                                                         | 17          |
| 5. | Арј                                    | olication Hints                                                         | 19          |
|    | 5.1<br>5.2<br>5.3                      | Bus loading requirements  Duty Cycle Calculation  Application Circuitry | 20          |
| 6. | Pin                                    | Description                                                             | 23          |
| 7. | Ме                                     | chanical Specification MLPQ5x5 20                                       | 24          |
| 8. | ESI                                    | D/EMC Remarks                                                           | 25          |
| 9. | Rev                                    | vision History                                                          | 26          |
| 10 | ). A                                   | ssembly Information                                                     | 27          |
| 11 | ı D                                    | disclaimer                                                              | 28          |



# 4-channel Master LIN Transceiver

# List of Figures

| Figure 1 - Block diagram                                                              | 4  |
|---------------------------------------------------------------------------------------|----|
| Figure 3 – Receiver debouncing and propagation delay                                  | 10 |
| Figure 4 - Sleep mode and wake up procedure                                           | 11 |
| Figure 5 - Test circuit for dynamic characteristics                                   | 12 |
| Figure 6 - Test circuit for automotive transients                                     | 12 |
| Figure 7 - State diagram MLX80001                                                     | 15 |
| Figure 8 - Duty cycle calculation in accordance to LIN 2.x                            | 20 |
| Figure 9 - Duty cycle measurement in accordance to LIN 2.x for baud rates of 10.4Kbps | 21 |
| Figure 10 - Typical application circuitry of the MLX80001                             | 22 |
| Figure 11 - Pin description MLPQ 20 package                                           | 23 |



# 1. Functional Diagram



Figure 1 - Block diagram



### 4-channel Master LIN Transceiver

# 2. Electrical Specification

All voltages are referenced to ground (GND). Positive currents flow into the IC.

The absolute maximum ratings (in accordance with IEC 60 134) given in the table below are limiting values that do not lead to a permanent damage of the device but exceeding any of these limits may do so. Long term exposure to limiting values may effect the reliability of the device.

### 2.1 Operating Conditions

| Parameter                         | Symbol           | Min | Max  | Unit |
|-----------------------------------|------------------|-----|------|------|
| Battery supply voltage [1]        | Vs               | 7   | 18   | V    |
| Short time battery supply voltage | V <sub>S_S</sub> | 18  | 26.5 | V    |
| Low battery supply voltage        | V <sub>s_L</sub> | 5   | 7    | V    |
| Operating ambient temperature     | T <sub>amb</sub> | -40 | +125 | °C   |

<sup>[1]</sup> Vs is the IC supply voltage including voltage drop of reverse battery protection diode, V<sub>DROP</sub> = 0.4 to 1V, V<sub>BAT\_ECU</sub> voltage range is 6 to 26.5V



## 4-channel Master LIN Transceiver

## 2.2 Absolute Maximum Ratings

| Parameter                                               | Symbol                | Condition                                                         | Min        | Max                | Unit |
|---------------------------------------------------------|-----------------------|-------------------------------------------------------------------|------------|--------------------|------|
| Battery Supply Voltage                                  | Vs                    | t < 1 min                                                         | -0.3       | 30                 | V    |
| Dattery Suppry Voltage                                  | V S                   | ISO 7637/2 pulse 5, t < 400ms                                     | -0.5       | 45                 | ]    |
| Transients at battery supply voltage                    | V <sub>VS.tr1</sub>   | ISO 7637/2 pulse 1 <sup>[1]</sup>                                 | -100       |                    | ٧    |
| Transients at battery supply voltage                    | V <sub>VS.tr2</sub>   | ISO 7637/3 pulse 2 <sup>[1]</sup>                                 |            | +50                | V    |
| Transients at high voltage signal pins                  | V <sub>LINxtr1</sub>  | ISO 7637/3 pulses 1 <sup>[2]</sup>                                | -30        |                    | ٧    |
| Transients at high voltage signal pins                  | V <sub>LINxtr2</sub>  | ISO 7637/3 pulses 2[2]                                            |            | +30                | V    |
| Transients at high voltage signal and power supply pins | V <sub>HVtr3</sub>    | ISO 7637/2 pulses 3A, 3B [3]                                      | -200       | +200               | ٧    |
| DC voltage LIN                                          | V <sub>LIN_DC</sub>   | t < 500ms , Vs = 18V<br>Vs = 0V                                   | -22<br>-40 | +40                | V    |
| DC voltage logic I/O's                                  | V <sub>logic_DC</sub> |                                                                   | -0.3       | +7                 | V    |
| ESD capability any pins                                 | Vesdhb                | Human body model, equivalent to discharge 100pF with 1.5kΩ,       | -2         | +2                 | kV   |
| ESD capability LINx                                     | VesdHB_HV             | Human body model,<br>equivalent to discharge<br>100pF with 1.5kΩ, | -4         | +4                 | kV   |
| Maximum latch – up free current at any Pin              | ILATCH                |                                                                   | -500       | +500               | mA   |
| Maximum power dissipation [4]                           | P <sub>tot</sub>      | Tamb = +125 °C<br>Tamb = +105 °C<br>Tamb = + 95 °C                |            | 0.75<br>1.3<br>1.6 | W    |
| Thermal impedance                                       | ΘЈА                   | in free air                                                       |            | 34                 | K/W  |
| Storage temperature                                     | T <sub>stg</sub>      |                                                                   | -55        | +150               | °C   |
| Junction temperature                                    | T <sub>vj</sub>       |                                                                   | -40        | +150               | °C   |

<sup>[1]</sup> [2] [3]

ISO 7637/2 test pulses are applied to VS via a reverse polarity diode and >10uF blocking capacitor.
ISO 7637/3 test pulses are applied to LIN via a coupling capacitance of 100nF.
ISO 7637/3 test pulses are applied to LIN via a coupling capacitance of 1nF. ISO 7637/2 test pulses are applied to VS via a reverse polarity diode and >10uF blocking capacitor Simulated values for low conductance board (JEDEC)

<sup>[4]</sup> 



## 4-channel Master LIN Transceiver

### 2.3 Static Characteristics

Unless otherwise specified all values in the following tables are valid for  $V_S$  = 5 to 26.5V and  $T_{AMB}$ = -40 to 125°C. All voltages are referenced to ground (GND), positive currents are flow into the IC.

| Parameter                                  | Symbol                 | Condition                                                                     | Min          | Тур     | Max       | Unit |
|--------------------------------------------|------------------------|-------------------------------------------------------------------------------|--------------|---------|-----------|------|
|                                            | <del>'</del>           | PIN VS                                                                        | <del>'</del> |         |           |      |
| Undervoltage lockout                       | V <sub>S_UV</sub>      | MODE0/1=1, TxDx=0                                                             | 2            |         | 4.5       | V    |
| Supply current single channel, dominant    | I <sub>Sd_single</sub> | V <sub>S</sub> = 26.5V, TxDx=0<br>no load current                             |              |         | 30<br>2   | mA   |
| Supply current four channel, dominant      | I <sub>Sd_four</sub>   | V <sub>S</sub> = 26.5V, TxDx=0<br>No load current                             |              |         | 120<br>4  | mA   |
| Supply current, recessive                  | I <sub>Sr</sub>        | $V_S = 18V$ , $TxDx=H$                                                        |              | 950     | 1500      | μΑ   |
| Supply current, sleep mode                 | I <sub>SsI</sub>       | MODE0/1=0<br>Vs = 12V, Tamb= 25°                                              |              | 25      |           | μA   |
| Supply current, sleep mode                 | I <sub>Ssl</sub>       | MODE0/1=0                                                                     |              |         | 50        | μΑ   |
|                                            | PIN                    | LINx - Transmitter                                                            |              |         |           |      |
| Short circuit LIN current                  | I_LIN_LIM              | V <sub>LIN</sub> = VS, TxD=0                                                  |              | 120     | 200       | mA   |
| Pull up resistor LIN                       | R_LIN_PU               | V <sub>LIN</sub> =0, TxD open                                                 | 900          |         | 1100      | Ω    |
| Pull up current LIN, sleep mode            | I_LIN_PU_SLEEP         | V <sub>LIN</sub> =0, V <sub>S</sub> =12V, sleep mode                          | -100         | -75     |           | μΑ   |
| LIN reverse current, recessive             | I_LIN_rec              | $V_{LIN}$ > $V_{S}$ , 5V < $V_{LIN}$ < 26.5V , 5V < $V_{S}$ < 26.5V, TxD open |              |         | 20        | μA   |
| LIN reverse current loss of battery        | I_LIN_LOB              | V <sub>S</sub> =0V, 0V < V <sub>LIN</sub> < 26.5V                             |              |         | 20        | μΑ   |
| LIN current during loss of Ground[2]       | I_LIN_LOG              | V <sub>S</sub> =12V, 0V < V <sub>LIN</sub> < 26.5V                            | -150         |         | 100       | μΑ   |
| Transmitter dominant voltage               | V <sub>olLIN_3</sub>   | $V_S$ =18V, network load =500 $\Omega$ , $TxDx$ = 0                           |              |         | 2         | V    |
| Transmitter driving capability low battery | I_LIN_dom_min          | $V_S = 7V$ , $V_{LIN} = 1.5V$ , $T_X D_X = 0$                                 | 40           |         |           | mA   |
| Recessive output voltage                   | $V_{ohLIN}$            | TxDx open                                                                     | 0.8*Vs       |         | Vs        | V    |
| LIN input capacitance [1]                  | CLIN                   | Pulse response via $1K\Omega$ , $V_{PULSE} = 12V$ , VS open                   |              | 25      | 35        | pF   |
|                                            | PIN                    | I LINx - Receiver                                                             |              |         | -         |      |
| Receiver dominant voltage                  | Villin                 |                                                                               | 0.4 *Vs      |         |           | ٧    |
| Receiver recessive voltage                 | VihLIN                 |                                                                               |              |         | 0.6 *Vs   | V    |
| Center point of receiver threshold         | V <sub>iLIN_cnt</sub>  | V <sub>LIN_cnt</sub> = ( V <sub>ilLIN_</sub> + V <sub>ihLIN</sub> )/2         | 0.475 *Vs    | 0.5 *Vs | 0.525 *Vs | V    |
| Receiver hysteresis                        | V <sub>iLIN_hys</sub>  | V <sub>LIN_cnt</sub> = ( V <sub>ihLIN</sub> -V <sub>ilLIN</sub> )             |              |         | 0.175 *Vs | V    |
|                                            | PIN                    | TXD_x, MODE 0/1                                                               | •            |         |           |      |
| High level input voltage                   | Vih                    |                                                                               | 2.0          |         |           | ٧    |
| Low level input voltage                    | Vil                    |                                                                               |              |         | 0.65      | V    |
| TxD pull up current                        | -I <sub>IL_TXD</sub>   | TxD_x =L, MODE0&1=H                                                           | 10           |         | 50        | μΑ   |
| MODE pull down resistor                    | R <sub>MODE_pd</sub>   |                                                                               | 10           |         | 50        | kΩ   |



# 4-channel Master LIN Transceiver

| Parameter                 | Symbol              | Condition                     | Min      | Тур      | Max | Unit |  |  |
|---------------------------|---------------------|-------------------------------|----------|----------|-----|------|--|--|
|                           | PIN RXD_x           |                               |          |          |     |      |  |  |
| Low level output voltage  | $V_{ol\_rxd}$       | I <sub>RxD</sub> = 2mA        |          |          | 0.9 | V    |  |  |
| High level output leakage | lih_rxd             | V <sub>RxD</sub> = 5.5V       | -10      |          | +10 | μΑ   |  |  |
|                           | PIN INH             |                               |          |          |     |      |  |  |
| High level output voltage | $V_{oh\_INH}$       | I <sub>INH</sub> = -180μA     | VS -0.8V | VS -0.5V |     | V    |  |  |
| Leakage current INH       | I <sub>INH_Ik</sub> | EN = L ,V <sub>INH</sub> = 0V | -10      |          | 10  | μΑ   |  |  |
| Thermal Protection        |                     |                               |          |          |     |      |  |  |
| Thermal shutdown [1]      | T <sub>sd</sub>     |                               | 160      |          | 190 | °C   |  |  |
| Thermal recovery [1]      | T <sub>hys</sub>    |                               | 126      |          | 150 | °C   |  |  |

No production test, guaranteed by design and qualification
The current is determined by the master pull up, to prevent discharge battery the master pull up path will be disconnected under [1] [2] LOG conditions



### 4-channel Master LIN Transceiver

### 2.4 Dynamic Characteristics

Unless otherwise specified all values in the following table are valid for  $V_S$  = 5 to 26.5V and  $T_{AMB}$ = -40 to 125°C.

| Parameter                               | Symbol               | Condition                                 | Min   | Тур | Max   | Unit |
|-----------------------------------------|----------------------|-------------------------------------------|-------|-----|-------|------|
| Propagation delay receiver [1]          | t <sub>rec_pdf</sub> | C <sub>RxD</sub> =25pF falling edge       |       |     | 6     | μs   |
| Propagation delay receiver [1]          | t <sub>rec_pdr</sub> | C <sub>RxD</sub> =25pF rising edge        |       |     | 6     | μs   |
| Propagation delay receiver symmetry [2] | trec_sym             | Calculate ttrans_pdf - ttrans_pdr         | -2    |     | 2     | μs   |
| Receiver debounce time [2]              | t <sub>rec_deb</sub> | LIN rising & falling edge                 | 0.5   |     | 4     | μs   |
| LIN duty cycle 1 [3] [4]                | D1                   | 20kbps operation , normal mode            | 0.396 |     |       |      |
| LIN duty cycle 2 [3] [4]                | D2                   | 20kbps operation , normal mode            |       |     | 0.581 |      |
| LIN duty cycle 3 [3] [4]                | D3                   | 10.4kbs operation , low speed mode        | 0.417 |     |       |      |
| LIN duty cycle 4 [3] [4]                | D4                   | 10.4kbs operation , low speed mode        |       |     | 0.590 |      |
| trec(max) - tdom(min)                   | Δt3                  | 10.4kbs operation , low speed mode        |       |     | 15.9  | μs   |
| trec(min) – tdom(max)                   | Δt4                  | 10.4kbs operation , low speed mode        |       |     | 17.28 | μs   |
| Rise time in high speed mode            | $t_{r\_hs}$          | Network τ < 1μs                           |       |     | 2     | μs   |
| Fall time in high speed mode            | t <sub>f_hs</sub>    | Network τ < 1μs                           |       |     | 2     | μs   |
| Wake-up filter time                     | t <sub>wu</sub>      | Sleep mode<br>LIN_x rising & falling edge | 15    |     | 150   | μs   |
| Delay from Standby to Sleep Mode        | tdsleep              | MODE0/1 = L                               | 100   |     | 500   | ms   |
| RxD time out                            | t <sub>RxD_to</sub>  | Active modes, RxD_x = L                   | 25    |     | 50    | ms   |
| MODE0/1 – debounce time                 | tMODE_deb            | Active <> standby mode transitions        | 2     | 5   | 20    | μs   |

This parameter is tested by applying a square wave signal to the LIN. The minimum slew rate for the LIN rising and falling [1] edges is 50V/us

See figure 4 - receiver debounce and propagation delay

See figure 5 and 6 – duty cycle measurement & calculation,

<sup>[2]</sup> [3] [4] Standard loads for duty cycle measurements are  $\ 1K\Omega/1nF$ ,  $660\Omega/6.8nF$ ,  $500\Omega/10nF$ , internal termination disabled



## 2.5 Timing Diagrams



Figure 2 – Receiver debouncing and propagation delay





Figure 3 - Sleep mode and wake up procedure



## 2.6 Test Circuits for Dynamic and Static Characteristics



Figure 4 - Test circuit for dynamic characteristics



Figure 5 - Test circuit for automotive transients



### 4-channel Master LIN Transceiver

## 3. Functional Description

### 3.1 TxDx Input pin - Logic command to transmit on LINx bus as follows:

#### TxD Polarity

- TxD = logic 1 (or floating) on this pin applies a recessive bus state (high bus voltage)
- TxD = logic 0 on this pin applies a bus dominant state depending on the transceiver mode state (low bus voltage)

If the TxD pin is driven to a logic low state while the Mode 0,1 pins are in the 0,0 state or open, the transceiver does not drive the LIN pin to the dominant state.

The pin contains an internal pull up to guarantee a recessive LIN behaviour in case of an open TxD pin. For 5V ECU supply systems an external pull up resistor is recommended.

TxD input thresholds are standard CMOS logic levels for 3.3V and 5V supply voltages.

### 3.2 RxDx Output pin - Logic data as sensed on the LINx bus

#### RxD polarity

- RxD = logic 1 on this pin indicates a bus recessive state (high bus voltage)
- RxD = logic 0 on this pin indicates a bus dominant state (low bus voltage)

The RxDx output is a low side open drain output. An external pull up resistor is required to realize the level shift of an logic 1 level (high impedance output) to the Vcc\_ECU voltage level.

#### Wake up source recognition

RxDx do not pass signals to the micro processor while in sleep mode until a valid wake up bus voltage level is received or the Mode 0,1 pins are not 0,0 respectively. When the valid wake up bus signal awakens the transceiver, the RxDx pin signalized an active low interrupt. This interrupt is active as long as no MODE pin is switched to logic 1. After the MLX80001 enters an active mode, all valid bus signals will be sent out to the RxD output.

The micro can detect the source of the wake up event and start the transmission only to the network caused the wake up.

#### RxD time out feature

A dominant RxDx level longer than the specified time indicates a faulty blocked bus caused by a LIN node itself or a short circuit to ground. The master pull up resistor of the LIN channel affected by the short will be disconnected from the network in order to prevent thermal overload conditions or failure currents from the battery without any intervention from the micro. The RxD timeout will be disabled with the next L->H transition.

### RxD Typical Load

Resistance:  $2.7 \text{ k}\Omega$  (recommended pull up resistor) Capacitance: < 25 pF (parasitic board capacitance)



### 4-channel Master LIN Transceiver

# 3.3 Mode 0 and Mode 1 pins respectively are used to select transceiver operating modes:

The MLX80001 provides a weak internal pull down current on each of these pins. In case of open pins or during the micro I/O initialisation procedure after power on or ECU wake up a stable passive behaviour of the MLX80001 is given.

The MODE0/1 input thresholds are standard CMOS logic level for 3.3V and 5V supply voltages.

| MO | M1 | Mode                                         |
|----|----|----------------------------------------------|
| L  | L  | Sleep Mode                                   |
| Н  | L  | High Speed Mode (slew rate control disabled) |
| L  | Н  | Low speed mode                               |
| Н  | Н  | Normal Mode                                  |

#### Mode 0 = 0, Mode 1 = 0 - Sleep mode.

Transceiver is in low power state, waiting for remote wake up via LIN or by mode changes to any state other than 0,0. In this mode, the LINx pin is not in the dominant state regardless of the voltage at the TxDx pin. As long as the MODE0/1 pin are logic 0, the transceiver returns to sleep mode after power on or remote wake up after the specified time.

#### Mode 0 = 1, Mode 1 = 0. High Speed mode

This mode allows high speed data download up to 100Kbit/s. The slew rate control is disabled in this mode all the six transmission channels. The falling edge is the active driven edge, the rising edge additional is determined by the network time constant.

# Mode 0 = 0, Mode 1 = 1. Transmit with reduced slew rate for low speed applications with 10.4kbps or below

This mode is the recommended operating mode for J2602 applications. The slew rate control of any channel is optimized for minimum radiated noise, especially in the AM band.

#### Mode 0 = 1, Mode 1 = 1. Normal speed mode

Transmission bit rate in normal mode is up to 20kbps. The slew rate control of any channel is optimized for maximum allowed bit rate in the LIN specification package 2.x.





<sup>[1]</sup> active low interrupt, indicates source of wake up after power on all channel RxDx are active low

Figure 6 - State diagram MLX80001

#### 3.4 Power on procedure, INH Pin – INHIBIT

After power on the MLX80001 automatically enters an intermediate standby mode, the INH output becomes HIGH (VBAT) and therefore the external voltage regulator will provide the Vcc supply voltage for the ECU . If there is no mode change within the time stated (typically 350ms), the IC re-enters the sleep mode and the INH output is going to become floating (logic 0).

When the device detects a valid wake up condition (bus traffic on any of the four LIN networks exceeds the wake up filter time delay) the INH output becomes HIGH (VBAT) again and the same procedure starts as described after power on. In case of a mode change to any active mode the sleep timer is stopped and INH keeps HIGH(VBAT). If the transceiver enters the sleep mode (M0/1=0), INH goes to logic 0 (floating) after typically 350 ms when no valid wake up is detected.



### 4-channel Master LIN Transceiver

#### 3.5 Pin LIN

The LINx pins are the four physical interfaces to the automotive environment. The related circuitry consists of three parts:

Transmitter with slew rate control

The slew rate of the transmitter is configurable by the MODE0/1 pins and depends from the application.

Receiver

The receiver guarantees the specified input threshold levels and a very high robustness to external disturbances.

Termination

This circuitry contains the master pull up resistor and decoupling diodes. The integrated solution allows a very comfortable control of failure situations, see description below. To guarantee the specified value of +/- 10% and to minimize the power dissipation, this circuitry is adjustable on wafer level. In order to allow a battery current limitation in failure situations, a high resistive termination is placed in parallel to the master pull up resistor.



### 4-channel Master LIN Transceiver

### 4. Fail-save Features

#### Loss of battery

If the ECU is disconnected from the battery, the LIN pin is in high impedance state. There is no impact to the LIN bus traffic and to the ECU self, no damage can occur.

#### Loss of Ground

In case of an interrupted ECU ground connection the LIN pin is in high impedance state. There is no impact to the LIN bus traffic and to the ECU self, no damage can occur.

#### Short circuit to battery

The transmitter output current is limited to the specified value in case of short circuit to battery in order to protect the MLX80001 itself against high current densities. Otherwise the micro of the master ECU or the slave nodes will not detect any bus traffic until the failure disappears and will switch into sleep mode.

#### Ground shift and short circuit to ground

If the LIN wire is shorted to negative shifted ground levels, there is no current flow from the ECU ground to the LIN bus and no distortion of the LIN bus traffic.

A permanent failure current from battery via LIN short to ground can be reduced dramatically by disconnection of the master pull up resistor. The following different situations may occur:

- The master node is in sleep mode, there is no bus traffic at any channel. If a short circuit to ground is applied to a LIN network, the H ->L transition will awakens the shorted LIN network and the master node. Due to the wake up source recognition the master is able to detect the wake up channel and will not awaken the other LIN networks too. If there is no bus traffic possible with the shorted network, the connected nodes will go to sleep mode again and the failure current to ground is limited. If the failure disappears, the high resistive termination is able to drive a recessive voltage level and the master node and the network will wake up due to the L->H transition.
- The master node is busy and there is bus traffic on one or more connected LIN networks. If a short circuit to ground is applied to a LIN network, the integrated RxD timeout circuit will disconnect the master pull up resistor from the shorted LIN network (high resistive termination present now). The failure current to ground is limited and the thermal overload condition of the MLX80001 is removed without any intervention of the micro. If the failure disappears, the RxD L->H transition will reset the RxD timer circuit and the master termination will be reconnected to the LIN network.

#### Thermal overload

The MLX80001 is protected against thermal overloads.

Independent from the source of a LIN bus transmission (master channel1...4 or any slave node), the most significant part of the power dissipation will be produced in the master pull up resistor(s) during normal operation. Assuming a duty cycle of 50% and all channels are busy by bus traffic, the chip only can exceed the specified trip off temperature if the ambient temperature is higher than the specified maximum of125°C.

Due to failure situations such as short of a LIN channel vs. battery voltage or ground, the power dissipation can become higher than expected in the operating temperature range.

In these situations any transmit path will be interrupted and any master pull up resistor will be disconnected from the LIN interfaces until thermal recovery, independent from the operating mode of the MLX80001 and without any intervention of the micro. The thermal shutdown can be detected by the micro due to the active low interrupt applied to any RxD output.

Usually the short to ground situation is covered by the sleep mode behaviour or the RxD timeout feature for each channel. Thereby very high system availability is guaranteed.



### 4-channel Master LIN Transceiver

### Undervoltage Vs

If the supply voltage is missing or will be decreased under the specified value, the transmitter is switched off to prevent undefined LIN bus traffic. If the supply voltage is in the range of Vs = 5V...7V (low battery operation), the transmitter operates in the mode as indicated by the MODE0/1 pins. Communication can not be guaranteed under all worst case conditions (plug & play specification of LIN2.x and SAE J2602 standard is defined from 7V...18V IC battery supply voltage).

### Overvoltage Vs

If the supply voltage is in the range of Vs = 18V...26.5, the transmitter operates in the mode as indicated by the MODE0/1 pins. In case of multi channel bus traffic the power consumption can exceed the expected maximum value for the normal operation voltage range up to Vs = 18V and the thermal overload protection will operate as described above. Communication can not be guaranteed under all worst case conditions (plug & play specification of LIN2.x and SAE J2602 standard is defined from 7V..18V IC battery supply voltage).





# 5. Application Hints

## 5.1 Bus loading requirements

| Parameter                                                           | Symbol                 | Min  | Тур  | Max  | Unit             |
|---------------------------------------------------------------------|------------------------|------|------|------|------------------|
| Operating voltage range                                             | $V_{BAT}$              | 8    |      | 18   | V                |
| Voltage drop of reverse protection diode                            | V <sub>Drop_rev</sub>  | 0.4  | 0.7  | 1    | V                |
| Voltage drop at the serial diode in pull up path                    | VSerDiode              | 0.4  | 0.7  | 1    | V                |
| Battery shift voltage                                               | V <sub>Shift_BAT</sub> | 0    |      | 0.1  | $V_{BAT}$        |
| Ground shift voltage                                                | VShift_GND             | 0    |      | 0.1  | V <sub>BAT</sub> |
| Master termination resistor                                         | R <sub>master</sub>    | 900  | 1000 | 1100 | Ω                |
| Slave termination resistor                                          | R <sub>slave</sub>     | 20   | 30   | 60   | kΩ               |
| Number of system nodes                                              | N                      | 2    |      | 16   |                  |
| Total length of bus line                                            | LEN <sub>BUS</sub>     |      |      | 40   | m                |
| Line capacitance                                                    | CLINE                  |      | 100  | 150  | pF/m             |
| Capacitance of master node                                          | C <sub>Master</sub>    |      | 220  |      | pF               |
| Capacitance of slave node                                           | $C_{Slave}$            | 195  | 220  | 300  | pF               |
| Total capacitance of the bus including slave and master capacitance | C <sub>BUS</sub>       | 0.47 | 4    | 10   | nF               |
| Network Total Resistance                                            | R <sub>Network</sub>   | 500  |      | 862  | Ω                |
| Time constant of overall system                                     | τ                      | 1    |      | 5    | μs               |

Table 1 - Bus loading requirements

### 5.2 Duty Cycle Calculation



Figure 7 - Duty cycle calculation in accordance to LIN 2.x

With the timing parameters shown in Figure 7 two duty cycles , based on  $t_{\text{rec}(\text{min})}$  and  $t_{\text{rec}(\text{max})}$  can be calculated as follows :

D1 = 
$$t_{rec(min)} / (2 * t_{Bit})$$
  
D2 =  $t_{rec(max)} / (2 * t_{Bit})$ 

For proper operation at 20KBit/s (  $t_{Bit}$  = 50 $\mu$ s) the LIN driver has to fulfill the duty cycles specified in chapter 2.4 for supply voltages of 7 to 18V and the defined standard loads .

Due to this simplified definition there is no need to measure slew rates, slope times, transmitter delays and dominant voltage levels as specified in the LIN physical layer specification 1.3.

The device within the D1/D2 duty cycle range operates also in applications with reduced bus speed of 10.4KBit/s or below.

In order to minimize EME, the slew rates of the transmitter can be reduced (approximately by 2 times). Such devices have to fulfill the duty cycle definition D3/D4 in the LIN physical layer specification 2.x. Devices within this duty cycle range cannot operate in 20KBit/s applications.

## 4-channel Master LIN Transceiver



Figure 8 - Duty cycle measurement in accordance to LIN 2.x for baud rates of 10.4Kbps

With the timing parameters shown in the above diagram two duty cycles , based on trec(min) and trec(max) can be calculated as follows :  $tBit = 96\mu s$ 

D3 = trec(min) / (2 x tBit)

D4 = trec(max) / (2 x tBit)

## 5.3 Application Circuitry



Figure 9 - Typical application circuitry of the MLX80001



## 4-channel Master LIN Transceiver

# 6. Pin Description



Figure 10 - Pin description MLPQ 20 package

| Pin | Name  | Ю-Тур | Description                          |
|-----|-------|-------|--------------------------------------|
| 1   | TxD4  | I     | Transmit data to LIN4                |
| 2   | MODE0 | I     | Mode control pin                     |
| 3   | MODE1 | I     | Mode control pin                     |
| 4   | GNDD  | Р     | Ground for digital core              |
| 5   | TxD1  | I     | Transmit data to LIN1                |
| 6   | RxD1  | 0     | Receive data from LIN1               |
| 7   | LIN1  | I/O   | Interface to LIN bus ,channel 1      |
| 8   | GNDL  | Р     | Power ground for LIN1&2              |
| 9   | LIN2  | I/O   | Interface to LIN bus ,channel 1      |
| 10  | RxD2  | 0     | Receive data from LIN2               |
| 11  | TxD2  | I     | Transmit data to LIN2                |
| 12  | GNDA  | Р     | Ground for analogue core             |
| 13  | TxD3  | I     | Transmit data to LIN3                |
| 14  | RxD3  | 0     | Receive data from LIN3               |
| 15  | INH   | 0     | Control output for voltage regulator |
| 16  | Vs    | Р     | Battery supply voltage               |
| 17  | LIN3  | I/O   | Interface to LIN bus ,channel 3      |
| 18  | GNDL  | Р     | Power ground for LIN3&4              |
| 19  | LIN4  | I/O   | Interface to LIN bus ,channel 4      |
| 20  | RxD4  | 0     | Receive data from LIN4               |



# Mechanical Specification MLPQ5x5 20





BOTTOM VIEW





DETAIL B

|                                           | Α    | A1   | A3   | b <sup>[1]</sup> | D    | D2   | E    | E2   | е    | L    | <b>N</b> [6][3] | ND [5] | NE [5] |
|-------------------------------------------|------|------|------|------------------|------|------|------|------|------|------|-----------------|--------|--------|
| All Dimension in mm, coplanarity < 0.1 mm |      |      |      |                  |      |      |      |      |      |      |                 |        |        |
| Min                                       | 0.8  | 0    |      | 0.25             |      | 3.00 |      | 3.00 |      | 0.45 |                 |        |        |
| nom                                       | 0.90 | 0.02 | 0.20 | 0.30             | 5.00 | 3.15 | 5.00 | 3.15 | 0.65 | 0.55 | 20              | 5      | 5      |
| max                                       | 1.00 | 0.05 |      | 0.35             |      | 3.25 |      | 3.25 |      | 0.65 |                 |        |        |

<sup>[1]</sup> Dimensions and tolerances conform to ASME Y14.5M-1994

<sup>[2]</sup> All dimensions are in Millimeters. All angels are in degrees

 <sup>[3]</sup> N is the total number of terminals
 [4] Dimension b applies to metallized terminal and is measured between 0.25 and 0.30mm from terminal tip

<sup>[5]</sup> ND and NE refer to the number of terminals on each D and E side respectively

<sup>[6]</sup> Depopulation is possible in a symmetrical fashion



## 4-channel Master LIN Transceiver

## 8. ESD/EMC Remarks

- The MLX80001 is designed for automotive environments. Typical ESD and EMC events the device can withstand are defined in chapter 2.2 'Absolute maximum ratings'.
- The application circuit board should be designed related to the board layout requirements in the SAE J2602 chapter 7.6.2. .
- The MLX80001 is an ESD sensitive device and should be handled according to guideline EN100015/ part1 ("The protection of ESD sensitive devices ")



# 4-channel Master LIN Transceiver

# 9. Revision History

| Version | Changes | Remark                  | Date       |
|---------|---------|-------------------------|------------|
| 001     |         | 1 <sup>st</sup> Release | March 2007 |



### 4-channel Master LIN Transceiver

## 10. Assembly Information

Our products are classified and qualified regarding soldering technology, solderability and moisture sensitivity level according to following test methods:

#### Reflow Soldering SMD's (Surface Mount Devices)

- IPC/JEDEC J-STD-020
   Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices (classification reflow profiles according to table 5-2)
- EIA/JEDEC JESD22-A113
   Preconditioning of Nonhermetic Surface Mount Devices Prior to Reliability Testing (reflow profiles according to table 2)

#### Wave Soldering SMD's (Surface Mount Devices) and THD's (Through Hole Devices)

- EN60749-20
   Resistance of plastic- encapsulated SMD's to combined effect of moisture and soldering heat
- EIA/JEDEC JESD22-B106 and EN60749-15
   Resistance to soldering temperature for through-hole mounted devices

#### Iron Soldering THD's (Through Hole Devices)

EN60749-15
 Resistance to soldering temperature for through-hole mounted devices

#### Solderability SMD's (Surface Mount Devices) and THD's (Through Hole Devices)

 EIA/JEDEC JESD22-B102 and EN60749-21 Solderability

For all soldering technologies deviating from above mentioned standard conditions (regarding peak temperature, temperature gradient, temperature profile etc) additional classification and qualification tests have to be agreed upon with Melexis.

The application of Wave Soldering for SMD's is allowed only after consulting Melexis regarding assurance of adhesive strength between device and board.

Melexis is contributing to global environmental conservation by promoting **lead free** solutions. For more information on qualifications of **RoHS** compliant products (RoHS = European directive on the Restriction Of the use of certain Hazardous Substances) please visit the quality page on our website: <a href="http://www.melexis.com/quality.asp">http://www.melexis.com/quality.asp</a>



### 4-channel Master LIN Transceiver

### 11. Disclaimer

Devices sold by Melexis are covered by the warranty and patent indemnification provisions appearing in its Term of Sale. Melexis makes no warranty, express, statutory, implied, or by description regarding the information set forth herein or regarding the freedom of the described devices from patent infringement. Melexis reserves the right to change specifications and prices at any time and without notice. Therefore, prior to designing this product into a system, it is necessary to check with Melexis for current information. This product is intended for use in normal commercial applications. Applications requiring extended temperature range, unusual environmental requirements, or high reliability applications, such as military, medical life-support or life-sustaining equipment are specifically not recommended without additional processing by Melexis for each application.

The information furnished by Melexis is believed to be correct and accurate. However, Melexis shall not be liable to recipient or any third party for any damages, including but not limited to personal injury, property damage, loss of profits, loss of use, interrupt of business or indirect, special incidental or consequential damages, of any kind, in connection with or arising out of the furnishing, performance or use of the technical data herein. No obligation or liability to recipient or any third party shall arise or flow out of Melexis' rendering of technical or other services.

© 2005 Melexis NV. All rights reserved.

For the latest version of this document. Go to our website at www.melexis.com

Or for additional information contact Melexis Direct:

Europe and Japan:
Phone: +32 1367 0495
E-mail: sales\_europe@melexis.com

All other locations:
Phone: +1 603 223 2362
E-mail: sales\_usa@melexis.com

ISO/TS16949 and ISO14001 Certified