# Low Cost, High Performance Voltage Feedback, 325 MHz Amplifiers 

## AD8057/AD8058

## FEATURES

Low Cost Single (AD8057) and Dual (AD8058)
High Speed
$325 \mathrm{MHz}-3 \mathrm{~dB}$ Bandwidth ( $\mathrm{G}=+1$ )
1000 V/ $\mu$ s Slew Rate
Gain Flatness 0.1 dB to 28 MHz
Low Noise
$7 \mathrm{nV} / \sqrt{\mathrm{Hz}}$
Low Power
5.4 mA/Amplifier Typical Supply Current @ 5 V Low Distortion
$-85 \mathrm{dBc} @ 5 \mathrm{MHz}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$
Wide Supply Range from 3 V to 12 V
Small Packaging
AD8057 Available in SOIC-8 and SOT-23-5
AD8058 Available in SOIC-8 and MSOP
APPLICATIONS
Imaging
DVD/CD
Photodiode Preamp
A-to-D Driver
Professional Cameras
Filters

## GENERAL DESCRIPTION

The AD8057 (single) and AD8058 (dual) are very high performance amplifiers with a very low cost. The balance between cost and performance make them ideal for many applications. The AD8057 and AD8058 will reduce the need to qualify a variety of specialty amplifiers.
The AD8057 and AD8058 are voltage feedback amplifiers with the bandwidth and slew rate normally found in current feedback amplifiers. The AD8057 and AD8058 are low power amplifiers having low quiescent current and a wide supply range from 3 V to 12 V . They have noise and distortion performance required for high end video systems as well as dc performance parameters rarely found in high speed amplifiers.

The AD8057 and AD8058 are available in standard SOIC packaging as well as tiny SOT-23-5 (AD8057) and MSOP (AD8058) packages. These amplifiers are available in the industrial temperature range of $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.

REV. B

[^0]
## CONNECTION DIAGRAMS (TOP VIEW)



Figure 1. Small Signal Frequency Response

| Parameter | Conditions | AD8057/AD8058 |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |
| DYNAMIC PERFORMANCE <br> -3 dB Bandwidth <br> Bandwidth for 0.1 dB Flatness Slew Rate <br> Settling Time to $0.1 \%$ | $\begin{aligned} & \mathrm{G}=+1, \mathrm{~V}_{\mathrm{O}}=0.2 \mathrm{~V} \text { p-p } \\ & \mathrm{G}=-1, \mathrm{~V}_{\mathrm{O}}=0.2 \mathrm{~V} \mathrm{p}-\mathrm{p} \\ & \mathrm{G}=+1, \mathrm{~V}_{\mathrm{O}}=2 \mathrm{~V} \mathrm{p}-\mathrm{p} \\ & \mathrm{G}=+1, \mathrm{~V}_{\mathrm{O}}=0.2 \mathrm{~V} \mathrm{p}-\mathrm{p} \\ & \mathrm{G}=+1, \mathrm{~V}_{\mathrm{O}}=2 \mathrm{~V} \text { Step, } \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega \\ & \mathrm{G}=+1, \mathrm{~V}_{\mathrm{O}}=4 \mathrm{~V} \text { Step, } \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega \\ & \mathrm{G}=+2, \mathrm{~V}_{\mathrm{O}}=2 \mathrm{~V} \text { Step } \end{aligned}$ |  | $\begin{aligned} & 325 \\ & 95 \\ & 175 \\ & 30 \\ & 850 \\ & 1150 \\ & 30 \end{aligned}$ |  | MHz <br> MHz <br> MHz <br> MHz <br> V/ $/$ s <br> V/ $/ \mathrm{s}$ <br> ns |
| NOISE/HARMONIC PERFORMANCE <br> Total Harmonic Distortion <br> SFDR <br> Third Order Intercept <br> Crosstalk, Output to Output <br> Input Voltage Noise <br> Input Current Noise <br> Differential Gain Error <br> Differential Phase Error <br> Overload Recovery | $\begin{aligned} & \mathrm{f}_{\mathrm{C}}=5 \mathrm{MHz}, \mathrm{~V}_{\mathrm{O}}=2 \mathrm{Vp}-\mathrm{p}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{f}_{\mathrm{C}}=20 \mathrm{MHz}, \mathrm{~V}_{\mathrm{O}}=2 \mathrm{Vp}-\mathrm{p}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{f}=5 \mathrm{MHz}, \mathrm{~V}_{\mathrm{O}}=2 \mathrm{~V} p-\mathrm{p}, \mathrm{R}_{\mathrm{L}}=150 \Omega \\ & \mathrm{f}=5 \mathrm{MHz}, \mathrm{~V}_{\mathrm{O}}=2 \mathrm{~V} p-\mathrm{p} \\ & \mathrm{f}=5 \mathrm{MHz}, \mathrm{G}=+2 \\ & \mathrm{f}=100 \mathrm{kHz} \\ & \mathrm{f}=100 \mathrm{kHz} \\ & \text { NTSC, G }=+2, \mathrm{R}_{\mathrm{L}}=150 \Omega \\ & \text { NTSC, G }=+2, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \text { NTSC, G }=+2, \mathrm{R}_{\mathrm{L}}=150 \Omega \\ & \text { NTSC, G }=+2, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{~V}_{\mathrm{IN}}=200 \mathrm{mV} \mathrm{p}-\mathrm{p}, \mathrm{G}=+1 \end{aligned}$ |  | $\begin{aligned} & -85 \\ & -62 \\ & -68 \\ & -35 \\ & -60 \\ & 7 \\ & 0.7 \\ & 0.01 \\ & 0.02 \\ & 0.15 \\ & 0.01 \\ & 30 \end{aligned}$ |  | dBc <br> dBc <br> dB <br> dBm <br> dB <br> $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ <br> $\mathrm{pA} / \sqrt{\mathrm{Hz}}$ <br> \% <br> \% <br> Degree <br> Degree <br> ns |
| DC PERFORMANCE <br> Input Offset Voltage <br> Input Offset Voltage Drift Input Bias Current <br> Input Offset Current Open-Loop Gain | $\mathrm{T}_{\mathrm{MIN}} \text { to } \mathrm{T}_{\mathrm{MAX}}$ <br> $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ $\begin{aligned} & \mathrm{V}_{\mathrm{O}}= \pm 2.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega \\ & \mathrm{~V}_{\mathrm{O}}= \pm 2.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=150 \Omega \end{aligned}$ | $\begin{aligned} & 50 \\ & 50 \end{aligned}$ | $\begin{aligned} & 1 \\ & 2.5 \\ & 3 \\ & 0.5 \\ & 3.0 \\ & 55 \\ & 52 \end{aligned}$ | 5 <br> 2.5 $\pm 0.75$ | $\begin{aligned} & \mathrm{mV} \\ & \mathrm{mV} \\ & \mu \mathrm{~V} /{ }^{\circ} \mathrm{C} \\ & \mu \mathrm{~A} \\ & \mu \mathrm{~A} \\ & \mu \mathrm{~A} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \end{aligned}$ |
| INPUT CHARACTERISTICS <br> Input Resistance <br> Input Capacitance <br> Input Common-Mode Voltage Range Common-Mode Rejection Ratio | $\begin{aligned} & \text { +Input } \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{VCM}= \pm 2.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & -4.0 \\ & 48 \end{aligned}$ | $\begin{aligned} & 10 \\ & 2 \\ & 60 \end{aligned}$ | +4.0 | $\begin{aligned} & \mathrm{M} \Omega \\ & \mathrm{pF} \\ & \mathrm{~V} \\ & \mathrm{~dB} \end{aligned}$ |
| OUTPUT CHARACTERISTICS <br> Output Voltage Swing <br> Capacitive Load Drive | $\begin{aligned} & \mathrm{RL}=2 \mathrm{k} \Omega \\ & \mathrm{R}_{\mathrm{L}}=150 \Omega \\ & 30 \% \text { Overshoot } \end{aligned}$ | -4.0 | $\begin{aligned} & \pm 3.9 \\ & 30 \end{aligned}$ | +4.0 | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{pF} \end{aligned}$ |
| POWER SUPPLY <br> Operating Range <br> Quiescent Current for AD8057 <br> Quiescent Current for AD8058 <br> Power Supply Rejection Ratio | $\mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V}$ to $\pm 1.5 \mathrm{~V}$ | 54 | $\begin{aligned} & \pm 5.0 \\ & 6.0 \\ & 14.0 \\ & 59 \end{aligned}$ | $\begin{aligned} & 7.5 \\ & 15 \end{aligned}$ | V <br> mA <br> mA <br> dB |

[^1]
## SPECIFICATIONS

( $@ T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=100 \Omega, \mathrm{R}_{\mathrm{F}}=0 \Omega$, Gain $=+1$, unless otherwise noted.)

| Parameter | Conditions | AD8057/AD8058 |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |
| DYNAMIC PERFORMANCE <br> -3 dB Bandwidth <br> Bandwidth for 0.1 dB Flatness Slew Rate Settling Time to $0.1 \%$ | $\begin{aligned} & \mathrm{G}=+1, \mathrm{~V}_{\mathrm{O}}=0.2 \mathrm{~V} \text { p-p } \\ & \mathrm{G}=+1, \mathrm{~V}_{\mathrm{O}}=2 \mathrm{~V} \text { p-p } \\ & \mathrm{V}_{\mathrm{O}}=0.2 \mathrm{~V} \mathrm{p}-\mathrm{p} \\ & \mathrm{G}=+1, \mathrm{~V}_{\mathrm{O}}=2 \mathrm{~V} \text { Step, } \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega \\ & \mathrm{G}=+2, \mathrm{~V}_{\mathrm{O}}=2 \mathrm{~V} \text { Step } \end{aligned}$ |  | $\begin{aligned} & 300 \\ & 155 \\ & 28 \\ & 700 \\ & 35 \end{aligned}$ |  | MHz <br> MHz <br> MHz <br> V/ $\mu \mathrm{s}$ <br> ns |
| NOISE/HARMONIC PERFORMANCE <br> Total Harmonic Distortion <br> Crosstalk, Output to Output <br> Input Voltage Noise <br> Input Current Noise <br> Differential Gain Error <br> Differential Phase Error | $\begin{aligned} & \mathrm{f}_{\mathrm{C}}=5 \mathrm{MHz}, \mathrm{~V}_{\mathrm{O}}=2 \mathrm{Vp}-\mathrm{p}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{f}_{\mathrm{C}}=20 \mathrm{MHHz}, \mathrm{~V}_{\mathrm{O}}=2 \mathrm{Vp}-\mathrm{p}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{f}=5 \mathrm{MHz}, \mathrm{G}=+2 \\ & \mathrm{f}=100 \mathrm{kHz} \\ & \mathrm{f}=100 \mathrm{kHz} \\ & \text { NTSC, } \mathrm{G}=+2, \mathrm{R}_{\mathrm{L}}=150 \Omega \\ & \text { NTSC, G }=+2, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \text { NTSC, } \mathrm{G}=+2, \mathrm{R}_{\mathrm{L}}=150 \Omega \\ & \text { NTSC, } \mathrm{G}=+2, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \end{aligned}$ |  | $\begin{aligned} & -75 \\ & -54 \\ & -60 \\ & 7 \\ & 0.7 \\ & 0.05 \\ & 0.05 \\ & 0.10 \\ & 0.02 \end{aligned}$ |  | dBc <br> dBc <br> dB <br> $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ <br> $\mathrm{pA} / \sqrt{\mathrm{Hz}}$ <br> \% <br> \% <br> Degree <br> Degree |
| DC PERFORMANCE <br> Input Offset Voltage <br> Input Offset Voltage Drift Input Bias Current <br> Input Offset Current Open-Loop Gain | $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\mathrm{MAX}}$ <br> $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ <br> $\mathrm{V}_{\mathrm{O}}= \pm 1.25 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ to Midsupply <br> $\mathrm{V}_{\mathrm{O}}= \pm 1.25 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=150 \Omega$ to Midsupply | $\begin{aligned} & 50 \\ & 45 \end{aligned}$ | $\begin{aligned} & 1 \\ & 2.5 \\ & 3 \\ & 0.5 \\ & 3.0 \\ & 55 \\ & 52 \end{aligned}$ | 5 <br> 2.5 $0.75$ | $\begin{aligned} & \mathrm{mV} \\ & \mathrm{mV} \\ & \mu \mathrm{~V} /{ }^{\circ} \mathrm{C} \\ & \mu \mathrm{~A} \\ & \mu \mathrm{~A} \\ & \mu \mathrm{~A} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \end{aligned}$ |
| INPUT CHARACTERISTICS <br> Input Resistance <br> Input Capacitance <br> Input Common-Mode Voltage Range Common-Mode Rejection Ratio | $\begin{aligned} & \text { +Input } \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{~V}_{\mathrm{CM}}= \pm 2.5 \mathrm{~V} \end{aligned}$ | 48 | $\begin{aligned} & 10 \\ & 2 \\ & \pm 0.9 \\ & 60 \end{aligned}$ |  | $\begin{aligned} & \mathrm{M} \Omega \\ & \mathrm{pF} \\ & \mathrm{~V} \\ & \mathrm{~dB} \end{aligned}$ |
| OUTPUT CHARACTERISTICS <br> Output Voltage Swing <br> Capacitive Load Drive | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega \\ & \mathrm{R}_{\mathrm{L}}=150 \Omega \\ & 30 \% \text { Overshoot } \end{aligned}$ |  |  |  | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{pF} \end{aligned}$ |
| POWER SUPPLY <br> Operating Range <br> Quiescent Current for AD8057 <br> Quiescent Current for AD8058 <br> Power Supply Rejection Ratio |  | 54 | $\begin{aligned} & 5.0 \\ & 5.4 \\ & 13.5 \\ & 58 \end{aligned}$ | $\begin{aligned} & 7.0 \\ & 14 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~mA} \\ & \mathrm{~mA} \\ & \mathrm{~dB} \end{aligned}$ |

Specifications subject to change without notice.

## AD8057/AD8058

\author{

## ABSOLUTE MAXIMUM RATINGS ${ }^{1}$

 <br> Supply Voltage (+ V $_{\text {S }}$ to $-V_{S}$ ) . . . . . . . . . . . . . . . . . . . . . . 12.6 V <br> Internal Power Dissipation ${ }^{2}$ <br> SOIC Package (R) . . . . . . . . . . . . . . . . . . . . . . . . . . . . 0.8 W <br> SOT-23-5 Package (RT) . . . . . . . . . . . . . . . . . . . . . . . . 0.5 W <br> MSOP Package (RM) . . . . . . . . . . . . . . . . . . . . . . . . 0.6 W <br> Input Voltage (Common Mode) . . . . . . . . . . . . . . . . . . . $\pm$ V $_{\text {S }}$ <br> Differential Input Voltage . . . . . . . . . . . . . . . . . . . . . . . . $\pm 4.0 \mathrm{~V}$ <br> Output Short Circuit Duration <br> . . . . . . . . . . . . . . . . . Observe Power Derating Curves <br> Storage Temperature Range (R) . . . . . . . . . $-65^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ <br> Operating Temperature Range (A Grade) . . $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ <br> Lead Temperature Range (Soldering 10 sec ) . . . . . . . . . $300^{\circ} \mathrm{C}$ <br> \section*{NOTES} <br> ${ }^{1}$ Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. <br> ${ }^{2}$ Specification is for device in free air: <br> 8 -Lead SOIC Package: $\theta_{\mathrm{JA}}=160^{\circ} \mathrm{C} / \mathrm{W}$ <br> 5-Lead SOT-23-5 Package: $\theta_{\mathrm{JA}}=240^{\circ} \mathrm{C} / \mathrm{W}$ <br> 8 -Lead MSOP Package: $\theta_{\mathrm{JA}}=200^{\circ} \mathrm{C} / \mathrm{W}$}

## MAXIMUM POWER DISSIPATION

The maximum power that can be safely dissipated by the AD8057/AD8058 is limited by the associated rise in junction temperature. Exceeding a junction temperature of $175^{\circ} \mathrm{C}$ for an extended period can result in device failure. While the AD8057/ AD8058 is internally short-circuit protected, this may not be sufficient to guarantee that the maximum junction temperature $\left(150^{\circ} \mathrm{C}\right)$ is not exceeded under all conditions.
To ensure proper operation, it is necessary to observe the maximum power derating curves.


Figure 2. Plot of Maximum Power Dissipation vs. Temperature

ORDERING GUIDE

| Model | Temperature Range | Package Description | Package Option | Branding |
| :--- | :--- | :--- | :--- | :--- |
| AD8057AR | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead Narrow Body SOIC | R-8 | Standard |
| AD8057ACHIPS | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | Die | Waffle Pak | N/A |
| AD8057AR-REEL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC, $13^{\prime \prime}$ Reel | R-8 | Standard |
| AD8057AR-REEL7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC, 7" Reel | R-8 | Standard |
| AD8057ART-R2 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 5-Lead SOT-23 | RT-5 | H7A |
| AD8057ART-REEL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 5-Lead SOT-23, 13" Reel | RT-5 | H7A |
| AD8057ART-REEL7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 5-Lead SOT-23, 7" Reel | RT-5 | H7A |
| AD8057ARTZ-REEL7* | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 5-Lead SOT-23, 7" Reel | RT-5 | H7A |
| AD8058AR | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead Narrow Body SOIC | R-8 | Wtandard |
| AD8058ACHIPS | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | Die | N/A |  |
| AD8058AR-REEL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC, 13" Reel | R-8 | Standard |
| AD8058AR-REEL7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC, 7" Reel | R-8 | Standard |
| AD8058ARZ-REEL7* | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC, 7" Reel | R-8 | Standard |
| AD8058ARM | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead MSOP | RM-8 | H8A |
| AD8058ARM-REEL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead MSOP, 13" Reel | RM-8 | H8A |
| AD8058ARM-REEL7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead MSOP, 7" Reel | RM-8 | H8A |
| AD8058ARMZ-REEL7* | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead MSOP, 7" Reel | RM-8 | H8A |

*Lead free

## CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD8057/AD8058 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.

## Typical Performance Characteristics-AD8057/AD8058



TPC 1. Output Swing vs. Load Resistance


TPC 2. $-_{\text {SUPPLY }}$ vs. Temperature


TPC 3. Positive Output Voltage Swing vs. Temperature


TPC 4. Negative Output Voltage Swing vs. Temperature


TPC 5. Vos vs. Temperature


TPC 6. Open-Loop Gain vs. Temperature


TPC 7. Input Bias Current vs. Temperature


TPC 8. PSRR vs. Temperature


TPC 9. $\pm$ PSRR vs. Frequency


TPC 10. Test Circuit $G=+1, R_{L}=1 \mathrm{k} \Omega$ for TPCs 11 and 12


TPC 11. Small Signal Step Response $G=+1$, $R_{L}=1 \mathrm{k} \Omega, V_{S}= \pm 5 \mathrm{~V}$


TPC 12. Large Signal Step Response $G=+1$, $R_{L}=1 \mathrm{k} \Omega, V_{S}= \pm 5.0 \mathrm{~V}$


TPC 13. Test Circuit $G=-1, R_{L}=1 k \Omega$ for TPCs 14 and 15


TPC 14. Small Signal Step Response $G=-1, R_{L}=1 \mathrm{k} \Omega$


TPC 15. Large Signal Step Response $G=-1, R_{L}=1 \mathrm{k} \Omega$


TPC 16. Small Signal Frequency Response, $V_{\text {OUT }}=0.2 \vee p-p$


TPC 17. Large Signal Frequency Response, $V_{\text {OUt }}=2 V p-p$


TPC 18. Large Signal Frequency Response

## AD8057/AD8058



TPC 19. 0.1 dB Flatness $G=+2$


TPC 20. Distortion vs. Frequency, $R_{L}=150 \Omega$


TPC 21. Distortion vs. $V_{\text {OUT }} @ 20 \mathrm{MHz}, 5 \mathrm{MHz}$, $R_{L}=150 \Omega, V_{S}= \pm 5.0 \mathrm{~V}$


TPC 22. Rise Time and Fall Time vs. $V_{\text {Out }}, G=+1$, $R_{L}=1 \mathrm{k} \Omega, R_{F}=0 \Omega$


TPC 23. Rise Time and Fall Time vs. $V_{\text {OUt }}, G=+2$, $R_{L}=100 \Omega, R_{F}=402 \Omega$


TPC 24. Settling Time

TPC 25. Input Overload Recovery, $V_{S}= \pm 2.5 \mathrm{~V}$


TPC 26. Output Overload Recovery, $V_{S}= \pm 5.0 \mathrm{~V}$


TPC 27. CMRR vs. Frequency


TPC 28. Output Overload Recovery, $V_{S}= \pm 2.5 \mathrm{~V}$


TPC 29. Output Overload Recovery, $V_{S}= \pm 5.0 \mathrm{~V}$


TPC 30. Crosstalk (Output-to-Output) vs. Frequency

a.


TPC 31. Differential Gain and Differential Phase One Back Terminated Load (150 ת) (Video Op Amps Only)


TPC 32. Open-Loop Gain and Phase vs. Frequency


TPC 33. Differential Gain and Differential Phase, a. $R_{L}=150 \Omega$, b. $R_{L}=1 \mathrm{k} \Omega$


TPC 34. Voltage Noise vs. Frequency


TPC 35. Current Noise vs. Frequency


TPC 36. Output Impedance vs. Frequency

## APPLICATIONS

## Driving Capacitive Loads

When driving a capacitive load, most op amps will exhibit overshoot in their pulse response.
Figure 3 shows the relationship between the capacitive load that results in 30\% overshoot and the closed-loop gain of an AD8058. It can be seen that, under the Gain $=+2$ condition, the device is stable with capacitive loads of up to 69 pF .
In general, to minimize peaking or to ensure device stability for larger values of capacitive loads, a small series resistor, $\mathrm{R}_{\mathrm{S}}$, can be added between the op amp output and the load capacitor, $\mathrm{C}_{\mathrm{L}}$, as shown in Figure 4.
For the setup shown in Figure 4, the relationship between $R_{S}$ and $\mathrm{C}_{\mathrm{L}}$ was empirically derived and is shown in Table I.


Figure 3. Capacitive Load Drive vs. Closed-Loop Gain

Table I. Recommended Value for Resistors $\mathbf{R}_{\mathbf{s}}, \mathbf{R}_{\mathrm{F}}, \mathbf{R}_{\mathrm{G}} \mathbf{v s}$. Capacitive Load, $\mathrm{C}_{\mathrm{L}}$, Which Results in $\mathbf{3 0 \%}$ Overshoot

| Gain | $\mathbf{R}_{\mathbf{F}}$ <br> $(\Omega)$ | $\mathbf{R}_{\mathbf{G}}$ <br> $(\Omega)$ | $\mathbf{C}_{\mathbf{L}} \mathbf{w} / \mathbf{R}_{\mathbf{S}}=\mathbf{0} \Omega$ <br> $(\mathbf{p F})$ | $\mathbf{C}_{\mathbf{L}} \mathbf{w} / \mathbf{R}_{\mathbf{S}}=\mathbf{2 . 4} \Omega$ <br> $(\mathbf{p F})$ |
| :--- | :--- | :--- | :--- | :--- |
| 1 | 100 |  | 11 | 13 |
| 2 | 100 | 100 | 51 | 69 |
| 3 | 100 | 50 | 104 | 153 |
| 4 | 100 | 33.2 | 186 | 270 |
| 5 | 100 | 25 | 245 | 500 |
| 10 | 100 | 11 | 870 | 1580 |



Figure 4. Capacitive Load Drive Circuit


Figure 5. Typical Pulse Response with $C_{L}=65 p F$, Gain $=+2$, and $V_{S}= \pm 2.5 \mathrm{~V}$

## AD8057/AD8058

## Video Filter

Some composite video signals that are derived from a digital source contain some clock feedthrough that can cause problems with downstream circuitry. This clock feedthrough is usually at 27 MHz , which is a standard clock frequency for both NTSC and PAL video systems. A filter that passes the video band and rejects frequencies at 27 MHz can be used to remove these frequencies from the video signal.
Figure 6 shows a circuit that uses an AD8057 to create a single 5 V supply, 3-pole Sallen-Key filter. This circuit uses a single RC pole in front of a standard 2-pole active section. To shift the dc operating point to midsupply, ac coupling is provided by R4, R5, and C4.


Figure 6. Low-Pass Filter for Video
Figure 7 shows a frequency sweep of this filter. The response is down 3 dB at 5.7 MHz , so it passes the video band with little attenuation. The rejection at 27 MHz is 42 dB , which provides more than a factor of 100 in suppression of the clock components at this frequency.


Figure 7. Video Filter Response

## Differential A-to-D Driver

As system supply voltages are dropping, many ADCs provide differential analog inputs to increase the dynamic range of the input signal while still operating on a low supply voltage. Differential driving can also reduce second and other even-order distortion products.

Analog Devices offers an assortment of 12- and 14-bit high speed converters that have differential inputs and can be run from a single 5 V supply. These include the AD9220, AD9221, AD9223, AD9224, and AD9225 at 12 bits, and the AD9240, AD9241, and AD9243 at 14 bits. Although these devices can operate over a range of common-mode voltages at their analog inputs, they work best when the common-mode voltage at the input is at the midsupply or 2.5 V .
Op amp architectures that require upwards of 2 V of headroom at the output have significant problems when trying to drive such ADCs while operating with a 5 V positive supply. The low headroom output design of the AD8057 and AD8058 make them ideal for driving these types of ADCs.

The AD8058 can be used to make a dc-coupled, single-ended-to-differential driver for one of these ADCs. Figure 8 is a schematic of such a circuit for driving an AD9225, 12-bit, 25 MSPS ADC.


Figure 8. Schematic Circuit for Driving AD9225
In this circuit, one of the op amps is configured in the inverting mode, while the other is in the noninverting mode. However, to provide better bandwidth matching, each op amp is configured for a noise gain of +2 . The inverting op amp is configured for a gain of -1 , while the noninverting op amp is configured for a gain of +2 . Each of these produces a noise gain of +2 , which is only determined by the inverse of the feedback ratio. The input signal to the noninverting op amp is divided by 2 in order to normalize its level and make it equal to the inverting output.

For 0 V input, the outputs of the op amps want to be at 2.5 V , which is the midsupply level of the ADCs. This is accomplished by first taking the 2.5 V reference output of the ADC and dividing it by two by a pair of $1 \mathrm{k} \Omega$ resistors. The resulting 1.25 V is applied to each op amp's positive input. This voltage is then multiplied by the gain of +2 of the op amps to provide a 2.5 V level at each output.
The assumption for this circuit is that the input signal is bipolar with respect to ground and the circuit must be dc-coupled. This implies the existence of a negative supply elsewhere in the system. This circuit uses -5 V as the negative supply for the AD 8058 .
If the AD8058 negative supply were tied to ground, there would be a problem at the input of the noninverting op amp. The input common-mode voltage can only go to within 1 V of the negative rail. Since this circuit requires that the positive inputs operate with a 1.25 V bias, there is not enough room to swing this voltage in the negative direction. The inverting stage does
not have this problem because its common-mode input voltage remains fixed at 1.25 V . If dc coupling is not required, various ac coupling techniques can be used to eliminate this problem.

## Layout

The AD8057 and AD8058 are high speed op amps and should be used in a board layout that follows standard high speed design rules. All the signal traces should be as short and direct as possible. In particular, the parasitic capacitance on the inverting input of each device should be kept to a minimum to avoid excessive peaking and other undesirable performance.
The power supplies should be bypassed very close to the power pins of the package with $0.1 \mu \mathrm{~F}$ in parallel with a larger, approximately $10 \mu \mathrm{~F}$ tantalum capacitor. These capacitors should be connected to a ground plane that is either on an inner layer or fills the area of the board that is not used for other signals.

## OUTLINE DIMENSIONS

## 8-Lead Mini Small Outline Package [MSOP] (RM-8)

Dimensions shown in millimeters


COMPLIANT TO JEDEC STANDARDS MO-187AA

## 8-Lead Standard Small Outline Package [SOIC] (R-8)

Dimensions shown in millimeters and (inches)


## 5-Lead Small Outline Transistor Package [SOT-23] (RT-5) <br> Dimensions shown in millimeters



## Revision History

Location Page
8/03-Data Sheet changed from REV. A to REV. B.
Renumbered Figures and TPCs . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Universal
Changes to ORDERING GUIDE . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4
Change to Figure 8 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12
Updated OUTLINE DIMENSIONS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14


[^0]:    Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

[^1]:    Specifications subject to change without notice.

