# 2Amp, 2MHz Step-up Switching regulator with Soft-Start 

## FEATURES

- Up to 95\% Efficiency
- TDB uA No Load Current
- 1000mA Output Current
- 1.5 V to 16 V Input Voltage Range
- Programmable switching frequency up to 2 MHz
- Output voltage up to 32 V
- Constant switching frequency current-mode control
- 1.23V Reference Allows Low Output Voltages
- Shutdown Mode Draws $\leq 10 \mu$ A Supply Current
- Low saturation voltage switch: 220 mV at 2 A
- Overtemperature Protected,Soft-Start function
- 8-Pin MSOP Packages


## DESCRIPTION

The KB3302 is a high-frequency current-mode step-up switching regulator with an integrated 2A power transistor. Its high switching frequency (programmable up to 2 MHz ) allows the use of tiny surface-mount external passive components. Programmable soft-start eliminates high inrush current during start-up. The internal switch is rated at 32 V making the converter suitable for high voltage applications such as Boost, SEPIC and Flyback.

The operating frequency of the KB3302 can be set with an external resistor. The ability to set the operating frequency gives the KB3302 design flexibilities. A dedicated COMP pin allows optimization of the loop response. The KB3302 is available in thermally enhanced 8-Pin MSOP packages.

## APPLICATIONS

- Flat screen LCD bias supplies
- TFT bias supplies
- XDSL power supplies
- Medical equipment
- Digital video cameras
- Portables devices
- White LED power supplies

TYPICAL APPLICATION


Figure 1. 1.2MHzAll Ceramic Capacitor Single li-ion Cell to 5V Boost Converter.

KB3302 Efficiency


## ABSOLUTE MAXIMUM RATINGS (Note 1)

| -0.3 V to |  |
| :---: | :---: |
| SHDN, $\mathrm{V}_{\text {FB }}$ Voltages |  |
| SW Voltage | -0.3V to |
| PACkAGE/ORDER INFORMATION |  |



## ELECTRICAL CHARACTERISTICS

Unless specified: $\mathrm{V}_{\text {IN }}=2 \mathrm{~V}, \overline{\mathrm{SHDN}}=1.5 \mathrm{~V}, \mathrm{R}_{\text {OSC }}=7.68 \mathrm{k} \Omega,-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{J}}<85^{\circ} \mathrm{C}$

| Parameter | Test Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Undervoltage Lockout Threshold |  |  | 1.3 | 1.4 | V |
| Maximum Operating Voltage |  |  |  | 16 | V |
| Feedback Voltage | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | 1.224 | 1.242 | 1.260 | V |
|  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<85^{\circ} \mathrm{C}$ | 1.217 |  | 1.267 | V |
| Feedback Voltage Line Regulation | $1.5 \mathrm{~V}<\mathrm{V}_{\mathbb{N}}<16 \mathrm{~V}$ |  | 0.01 |  | \% |
| FB Pin Bias Current |  |  | 40 | 80 | nA |
| Error Amplifier Transconductance |  |  | 60 |  | $\mu \Omega^{-1}$ |
| Error Amplifier Open-Loop Gain |  |  | 49 |  | dB |
| COMP Source Current | $\mathrm{V}_{\mathrm{FB}}=1.1 \mathrm{~V}$ |  | 5 |  | $\mu \mathrm{A}$ |
| COMP Sink Current | $\mathrm{V}_{\mathrm{FB}}=1.4 \mathrm{~V}$ |  | 5 |  | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathbb{N}}$ Quiescent Supply Current | $\mathrm{V}_{\overline{\text { SHON }}}=1.5 \mathrm{~V}, \mathrm{~V}_{\text {COMP }}=0$ ( Not Switching ) |  | 1.1 | 1.6 | mA |
| $\mathrm{V}_{\mathbb{N}}$ Supply Current in Shutdown | $\mathrm{V}_{\overline{\text { SHDN }}}=0$ |  | 10 | 18 | $\mu \mathrm{A}$ |
| Switching Frequency |  | 1.3 | 1.5 | 1.7 | MHz |
| Maximum Duty Cycle |  | 85 | 90 |  | \% |
| Minimum Duty Cycle |  |  |  | 0 | \% |
| Switch Current Limit |  | 2 | 2.8 |  | A |
| Switch Saturation Voltage | $\mathrm{I}_{\mathrm{SW}}=2 \mathrm{~A}$ |  | 220 | 350 | mV |

## ELECTRICAL CHARACTERISTICS

Unless specified: $\mathrm{V}_{\mathrm{IN}}=2 \mathrm{~V}, \overline{\mathrm{SHDN}}=1.5 \mathrm{~V}, \mathrm{R}_{\text {OSC }}=7.68 \mathrm{k} \Omega,-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{J}}<85^{\circ} \mathrm{C}$

| Parameter | Test Conditions | Min | Typ | Max | Unit |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Switch Leakage Current | $\mathrm{V}_{\mathrm{SW}}=5 \mathrm{~V}$ |  | 0.01 | 1 | $\mu \mathrm{~A}$ |
| Shutdown Threshold Voltage |  | 1.02 | 1.1 | 1.18 | V |
| Shutdown Pin Current | $\mathrm{V}_{\overline{\mathrm{SHDN}}}=1.2 \mathrm{~V}$ |  | -4.6 |  | $\mu \mathrm{~A}$ |
|  | $\mathrm{V}_{\overline{\text { SHDN }}}=0$ |  | 0 | 0.1 | $\mu \mathrm{~A}$ |
|  | $\mathrm{V}_{\mathrm{SS}}=0.3 \mathrm{~V}$ |  | 1.5 |  | $\mu \mathrm{~A}$ |
| Thermal Shutdown Hysteresis |  |  | 160 |  | ${ }^{\circ} \mathrm{C}$ |

## TYPICAL PERFORMANCE CHARACTERISTICS




Shutdown Pin Current vs Temperature


Soft-Start Charging Current vs Temperature

Transconductance vs Temperature



## TYPICAL PERFORMANCE CHARACTERISTICS



## PIN FUNCTIONS

| Pin | Pin Name | Pin Function |
| :---: | :---: | :--- |
| 1 | COMP | The output of the internal transconductance error amplifier. This pin is used for loop compensation. |
| 2 | FB | The inverting input of the error amplifier. Tie to an external resistive divider to set the output voltage. |
| 3 | SHDN | Shutdown Pin. The accurate 1.1V shutdown threshold and the 4.6uA shutdown pin current <br> hysteresis allow the user to set the undervoltage lockout threshold and hysteresis for the switching <br> regulator. Pulling this pin below 0.1V causes the converter to shut down to low quiescent current. <br> Tie this pin to IN if the UVLO and the shutdown features are not used. This pin should not be left <br> floating. |
| 4 | GND | Ground. Tie to the ground plane. |
| 5 | SW | Collector of the internal power transistor. Connect to the boost inductor and the rectifying diode. |
| 6 | IN | Power Supply Pin. Bypassed with capacitors close to the pin. |
| 7 | ROSC | A resistor from this pin to the ground sets the switching frequency. |
| 8 | SS | Soft-Start Pin. A capacitor from this pin to the ground lengthens the start-up time and reduces start- <br> up current. |
|  | Exposed Pad | The exposed pad must be soldered to the ground plane on the PCB for good thermal conduction. |

## SIMPLIFIED BLOC DIAGRAM



## OPERATION

The KB3302 is a programmable constant-frequency peak current-mode step-up switching regulator with an integrated 2A power transistor. Referring to the block diagrams in Figures 2 and 3, the power transistor is switched on at the trailing edge of the clock. Switch current is sensed with an integrated sense resistor. The sensed current is summed with the slope-compensating ramp before compared to the output of the error amplifier EA. The PWM comparator trip point determines the switch turn-on pulse width. The current-limit comparator ILIM turns off the power switch when the switch current exceeds the 2.8A current-limit threshold. ILIM therefore provides cycle-by-cycle current limit. Current-limit is not affected by slope compensation because the current comparator ILIM is not in the PWM signal path.

Current-mode switching regulators utilize a dual-loop feedback control system. In the KB3302 the amplifier output COMP controls the peak inductor current. This is the inner current loop. The double reactive poles of the output LC filter are reduced to a single real pole by the inner current loop, easing loop compensation. Fast transient response can be obtained with a simple Type-2 compensation network. In the outer loop, the error amplifier regulates the output voltage.

The switching frequency of the KB3302 can be programmed up to 2 MHz with an external resistor from the ROSC pin to the ground. For converters requiring extreme duty cycles, the operating frequency can be lowered to maintain the necessary minimum on time or the minimum off time.

The KB3302 requires a minimum input of 1.4 V to operate. A voltage higher than 1.1 V at the shutdown pin enables the internal linear regulator REG in the KB3302. After $\mathrm{V}_{\text {REG }}$ becomes valid, the soft-start capacitor is charged with a $1.5 \mu \mathrm{~A}$ current source. A PNP transistor clamps the output of the error amplifier as the soft-start capacitor voltage rises. Since the COMP voltage controls the peak inductor current, the inductor current is ramped gradually during soft-start, preventing high input start-up current. Under fault conditions ( $\mathrm{V}_{\mathrm{IN}}<1.4 \mathrm{~V}$ or over temperature) or when the shutdown pin is pulled below 1.1 V , the soft-start capacitor is discharged to ground. Pulling the shutdown pin below 0.1V reduces the total supply current to $10 \mu \mathrm{~A}$.

## APPLICATIONS INFORMATION

## Setting the Output Voltage

An external resistive divider $R_{1}$ and $R_{2}$ with its center tap tied to the FB pin (Figure 4) sets the output voltage.

$$
\begin{equation*}
R_{1}=R_{2}\left(\frac{V_{\text {OUT }}}{1.242 \mathrm{~V}}-1\right) \tag{1}
\end{equation*}
$$



Figure 4. The Output Voltage is set with a Resistive Divider

The input bias current of the error amplifier will introduce an error of:

$$
\begin{equation*}
\frac{\Delta \mathrm{V}_{\text {OUT }}}{\mathrm{V}_{\text {OUT }}}=\frac{40 \mathrm{nA}\left(\mathrm{R}_{1} / / \mathrm{R}_{2}\right) 100}{1.242 \mathrm{~V}} \% \tag{2}
\end{equation*}
$$

The percentage error of a $\mathrm{V}_{\text {out }}=5 \mathrm{~V}$ converter with $\mathrm{R}_{1}=$ $100 \mathrm{~K} \Omega$ and $R_{2}=301 \mathrm{~K} \Omega$ is

$$
\frac{\Delta \mathrm{V}_{\text {OUT }}}{\mathrm{V}_{\text {OUT }}}=\frac{40 \mathrm{nA}(100 \mathrm{~K} / / 301 \mathrm{~K}) 100}{1.242 \mathrm{~V}}=0.24 \%
$$

## Operating Frequency and Efficiency

Switching frequency of KB3302 is set with an external resistor from the ROSC pin to the ground. A graph showing the relationship between $R_{\text {osc }}$ and switching frequency is given in the "Typical Characteristics".

High frequency operation reduces the size of passive components but switching losses are higher. The efficiencies of 5 V to 12 V converters operating at $700 \mathrm{KHz}, 1.35 \mathrm{MHz}$ and 2 MHz are shown in Figure 1(b). The peak efficiency of the KB3302 appears to decrease 0.5\% for every 100 KHz increase in frequency.

## APPLICATIONS INFORMATION

## Duty Cycle

The duty cycle D of a boost converter is:

$$
\begin{equation*}
\mathrm{D}=\frac{1-\frac{\mathrm{V}_{\text {IN }}}{\mathrm{V}_{\text {OUT }}+\mathrm{V}_{\mathrm{D}}}}{1-\frac{\mathrm{V}_{\text {CESAT }}}{\mathrm{V}_{\text {OUT }}+\mathrm{V}_{\mathrm{D}}}} \tag{3}
\end{equation*}
$$

where $\mathrm{V}_{\text {CESAT }}$ is the switch saturation voltage and $\mathrm{V}_{\mathrm{D}}$ is voltage drop across the rectifying diode.

## Maximum Output Current

In a boost switching regulator the inductor is connected to the input. The DC inductor current is the input current. When the power switch is turned on, the inductor current flows into the switch. When the power switch is off, the inductor current flows through the rectifying diode to the output. The output current is the average diode current. The diode current waveform is trapezoidal with pulse width (1 - D)T (Figure 5). The output current available from a boost converter therefore depends on the converter operating duty cycle. The power switch current in the KB3302 is internally limited to 2A. This is also the maximum inductor or the input current. By estimating the conduction losses in both the switch and the diode, an expression of the maximum available output current of a boost converter can be derived:

$$
\begin{equation*}
\mathrm{I}_{\text {OUTMAX }}=\frac{\mathrm{I}_{\text {LIM }} \mathrm{V}_{\text {IN }}}{\mathrm{V}_{\text {OUT }}}\left[1-\frac{\mathrm{D}}{45}-\frac{\mathrm{V}_{\mathrm{D}}-\mathrm{D}\left(\mathrm{~V}_{\mathrm{D}}-\mathrm{V}_{\text {CESAT }}\right)}{\mathrm{V}_{\text {IN }}}\right] \tag{4}
\end{equation*}
$$

where $\mathrm{I}_{\text {LIM }}$ is the switch current limit.


Figure 5. Current Waveforms in a Boost Regulator

It is worth noting that $\mathrm{I}_{\text {outmax }}$ is directly proportional to the ratio $\frac{\mathrm{V}_{\text {IN }}}{\mathrm{V}_{\text {OUT }}}$. Equation (4) over-estimates the maximum output current at high frequencies ( $>1 \mathrm{MHz}$ ) since switching losses are neglected in its derivation. Nevertheless it is a useful first-order approximation.

Using $\mathrm{V}_{\text {CESAT }}=0.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=0.5 \mathrm{~V}$ and $\mathrm{I}_{\mathrm{LIM}}=2 \mathrm{~A}$ in (3) and (4), the maximum output currents for three $\mathrm{V}_{\text {IN }}$ and $\mathrm{V}_{\text {out }}$ combinations are shown in Table 1.

| $\mathrm{V}_{\mathbb{N}}(\mathrm{V})$ | $\mathrm{V}_{\text {OUT }}(\mathrm{V})$ | D | $\mathrm{I}_{\text {OUTMAX }}(\mathrm{A})$ |
| :---: | :---: | :---: | :---: |
| 2.5 | 12 | 0.820 | 0.35 |
| 3.3 | 5 | 0.423 | 1.14 |
| 5 | 12 | 0.615 | 0.76 |

Table 1. Calculated Maximum Output Current [ Equation (4)]

## Considerations for High Frequency Operation

The operating duty cycle of a boost converter decreases as $\mathrm{V}_{\text {IN }}$ approaches $\mathrm{V}_{\text {out }}$. The PWM modulating ramp in a current-mode switching regulator is the sensed current ramp of the control switch. This current ramp is absent unless the switch is turned on. The intersection of this ramp with the output of the voltage feedback error amplifier determines the switch pulse width. The propagation delay time required to immediately turn off the switch after it is turned on is the minimum switch on time. Regulator closed-loop measurement shows that the KB3302 has a minimum on time of about 150ns at room temperature. The power switch in the KB3302 is either not turned on at all or for at least 150ns. If the required switch on time is shorter than the minimum on time, the regulator will either skip cycles or it will start to jitter.

Example: Determine the maximum operating frequency of a Li-ion cell to 5 V converter using the KB3302.
Assuming that $\mathrm{V}_{\mathrm{D}}=0.5 \mathrm{~V}, \mathrm{~V}_{\text {CESAT }}=0.3 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{IN}}=2.6-4.2 \mathrm{~V}$, the minimum duty ratio can be found using (3).

$$
\mathrm{D}_{\text {MIN }}=\frac{1-\frac{4.2}{5+0.5}}{1-\frac{0.3}{5+0.5}}=0.25
$$

## APPLICATIONS INFORMATION

The absolute maximum operating frequency of the converter is therefore $\frac{D_{\text {MIN }}}{150 \mathrm{~ns}}=\frac{0.25}{150 \mathrm{~ns}}=1.67 \mathrm{MHz}$. The actual operating frequency needs to be lower to allow for modulating headroom.

The power transistor in the KB3302 is turned off every switching period for an interval determined by the discharge time of the oscillator ramp and the propagation delay of the power switch. This minimum off time limits the maximum duty cycle of the regulator at a given
switching frequency. A boost converter with high $\frac{V_{\text {OUT }}}{V_{\text {In }}}$ ratio requires long switch on time and high duty cycle. If the required duty cycle is higher than the attainable maximum, then the converter will operate in dropout. (Dropout is a condition in which the regulator cannot attain its set output voltage below current limit.)

The minimum off times of closed-loop boost converters set to various output voltages were measured by lowering their input voltages until dropout occurs. It was found that the minimum off time of the KB3302 ranged from 80 to 110ns at room temperature.

Beware of dropout when operating at very low input voltages (1.5-2V) and with off times approaching 110 ns . Shorten the PCB trace between the power source and the device input pin, as line drop may be a significant percentage of the input voltage. A regulator in dropout may appear as if it is in current limit. The cycle-by-cycle current limit of the KB3302 is duty-cycle and input voltage invariant and is typically 2.8 A . If the switch current limit is not at least 2A, then the converter is likely in dropout. The switching frequency should then be lowered to improve controllability.

Both the minimum on time and the minimum off time reduce control range of the PWM regulator. Bench measurement showed that reduced modulating range started to be a problem at frequencies over 2 MHz . Although the oscillator is capable of running well above 2 MHz , controllability limits the maximum operating frequency.

## Inductor Selection

The inductor ripple current $\Delta \mathrm{I}_{\mathrm{L}}$ of a boost converter operating in continuous-conduction mode is

$$
\begin{equation*}
\Delta \mathrm{I}_{\mathrm{L}}=\frac{\mathrm{D}\left(\mathrm{~V}_{\mathrm{IN}}-\mathrm{V}_{\text {CESAT }}\right)}{\mathrm{fL}} \tag{5}
\end{equation*}
$$

where $f$ is the switching frequency and $L$ is the inductance.
Substituting (3) into (5) and neglecting $\mathrm{V}_{\text {CESAT }}$,

$$
\begin{equation*}
\Delta \mathrm{I}_{\mathrm{L}}=\frac{\mathrm{V}_{\mathrm{IN}}}{\mathrm{fL}}\left(1-\frac{\mathrm{V}_{\mathrm{IN}}}{\mathrm{~V}_{\text {OUT }}+\mathrm{V}_{\mathrm{D}}}\right) \tag{6}
\end{equation*}
$$

In current-mode control, the slope of the modulating (sensed switch current) ramp should be steep enough to lessen jittery tendency but not so steep that large flux swing decreases efficiency. Inductor ripple current $\Delta \mathrm{I}_{\mathrm{L}}$ between $25-40 \%$ of the peak inductor current limit is a good compromise. Inductors so chosen are optimized in size and DCR. Setting $\Delta \mathrm{I}_{\mathrm{L}}=0.3 \cdot(2)=0.6 \mathrm{~A}, \mathrm{~V}_{\mathrm{D}}=0.5 \mathrm{~V}$ in (6),

$$
\begin{equation*}
\mathrm{L}=\frac{\mathrm{V}_{\mathrm{IN}}}{\mathrm{f} \Delta \mathrm{I}_{\mathrm{L}}}\left(1-\frac{\mathrm{V}_{\mathrm{IN}}}{\mathrm{~V}_{\text {OUT }}+\mathrm{V}_{\mathrm{D}}}\right)=\frac{\mathrm{V}_{\mathrm{IN}}}{0.6 \mathrm{f}}\left(1-\frac{\mathrm{V}_{\mathrm{IN}}}{\mathrm{~V}_{\text {OUT }}+0.5}\right) \tag{7}
\end{equation*}
$$

where $L$ is in $\mu \mathrm{H}$ and f is in MHz .

Equation (6) shows that for a given $V_{\text {OUT }}, \Delta I_{L}$ is the highest when $\mathrm{V}_{\text {IN }}=\frac{\left(\mathrm{V}_{\text {OUT }}+\mathrm{V}_{\mathrm{D}}\right)}{2}$. If $\mathrm{V}_{\text {IN }}$ varies over a wide range, then choose $L$ based on the nominal input voltage.

The saturation current of the inductor should be 20-30\% higher than the peak current limit (2.8A). Low-cost powder iron cores are not suitable for high-frequency switching power supplies due to their high core losses. Inductors with ferrite cores should be used.

## Input Capacitor

The input current in a boost converter is the inductor current, which is continuous with low RMS current ripples. A 2.2-4.7 $\mu \mathrm{F}$ ceramic input capacitor is adequate for most applications.

## Output Capacitor

Both ceramic and low ESR tantalum capacitors can be used as output filtering capacitors. Multi-layer ceramic capacitors, due to their extremely low ESR ( $<5 \mathrm{~m} \Omega$ ), are the best choice. Use ceramic capacitors with stable temperature and voltage characteristics. One may be tempted to use Z5U and Y5V ceramic capacitors for output filtering because of their high capacitance and

## APPLICATIONS INFORMATION

small sizes. However these types of capacitors have high temperature and high voltage coefficients. For example, the capacitance of a Z 5 U capacitor can drop below $60 \%$ of its room temperature value at $-25^{\circ} \mathrm{C}$ and $90^{\circ} \mathrm{C}$. X5R ceramic capacitors, which have stable temperature and voltage coefficients, are the preferred type.

The diode current waveform in Figure 5 is discontinuous with high ripple-content. In a buck converter the inductor ripple current $\Delta I_{L}$ determines the output ripple voltage. The output ripple voltage of a boost regulator is however much higher and is determined by the absolute inductor current. Decreasing the inductor ripple current does not appreciably reduce the output ripple voltage. The current flowing in the output filter capacitor is the difference between the diode current and the output current. This capacitor current has a RMS value of:

$$
\begin{equation*}
\mathrm{I}_{\mathrm{OUT}} \sqrt{\frac{\mathrm{~V}_{\text {OUT }}}{\mathrm{V}_{\mathrm{IN}}}-1} \tag{8}
\end{equation*}
$$

If a tantalum capacitor is used, then its ripple current rating in addition to its ESR will need to be considered.

When the switch is turned on, the output capacitor supplies the load current $I_{\text {OUT }}$ (Figure 5). The output ripple voltage due to charging and discharging of the output capacitor is therefore:

$$
\begin{equation*}
\Delta \mathrm{V}_{\text {OUT }}=\frac{\mathrm{I}_{\text {OUT }} \mathrm{DT}}{\mathrm{C}_{\text {OUT }}} \tag{9}
\end{equation*}
$$

For most applications, a $10-22 \mu \mathrm{~F}$ ceramic capacitor is sufficient for output filtering. It is worth noting that the output ripple voltage due to discharging of a $10 \mu \mathrm{~F}$ ceramic capacitor (9) is higher than that due to its ESR.

## Rectifying Diode

For high efficiency, Schottky barrier diodes should be used as rectifying diodes for the KB3302. These diodes should have a RMS current rating of at least 1A and a reverse blocking voltage of at least a few Volts higher than the output voltage. For switching regulators operating at low duty cycles (i.e. low output voltage to input voltage conversion ratios), it is beneficial to use rectifying diodes with somewhat higher RMS current ratings (thus lower
forward voltages). This is because the diode conduction interval is much longer than that of the transistor. Converter efficiency will be improved if the voltage drop across the diode is lower.

The rectifying diodes should be placed close to the SW pins of the KB3302 to minimize ringing due to trace inductance. Surface-mount equivalents of 1N5817, 1N5819, MBRM120 (ON Semi) and 10BQ015 (IRF) are all suitable.

## Soft-Start

Soft-start prevents a DC-DC converter from drawing excessive current (equal to the switch current limit) from the power source during start up. If the soft-start time is made sufficiently long, then the output will enter regulation without overshoot. An external capacitor from the SS pin to the ground and an internal $1.5 \mu \mathrm{~A}$ charging current source set the soft-start time. The soft-start voltage ramp at the SS pin clamps the error amplifier output. During regulator start-up, COMP voltage follows the SS voltage. The converter starts to switch when its COMP voltage exceeds 0.7 V . The peak inductor current is gradually increased until the converter output comes into regulation. If the shutdown pin is forced below 1.1V or if fault is detected, then the soft-start capacitor will be discharged to ground immediately.

The SS pin can be left open if soft-start is not required.

## Shutdown

The input voltage and shutdown pin voltage must be greater than 1.4 V and 1.1 V respectively to enable the KB3302. Forcing the shutdown pin below 1.1V stops switching. Pulling this pin below 0.1 V completely shuts off the KB3302. The total $\mathrm{V}_{\mathrm{IN}}$ current decreases to $10 \mu \mathrm{~A}$ at 2 V . Figure 6 shows several ways of interfacing the control logic to the shutdown pin. Beware that the shutdown pin is a high impedance pin. It should always be driven from a lowimpedance source or tied to a resistive divider. Floating the shutdown pin will result in undefined voltage. In Figure 6(c) the shutdown pin is driven from a logic gate whose $\mathrm{V}_{\mathrm{OH}}$ is higher than the supply voltage of the KB3302. The diode clamps the maximum shutdown pin voltage to one diode voltage above the input power supply.

## APPLICATIONS INFORMATION


(a)

(c)

(b)

(d)

Figure 6. Methods of Driving the Shutdown Pin
(a) Directly Driven from a Logic Gate
(b) Driven from an Open-drain N-channel MOSFET or an Open-Collector NPN Transistor ( $\mathrm{V}_{\mathrm{OL}}<0.1 \mathrm{~V}$ )
(c) Driven from a Logic Gate with $\mathrm{V}_{\mathrm{OH}}>\mathrm{V}_{\mathrm{IN}}$
(d) Combining Shutdown with Programmed UVLO (See Section Below).

## Programming UndervoItage Lockout

The KB3302 has an internal $\mathrm{V}_{\text {IN }}$ undervoltage lockout (UVLO) threshold of 1.4 V . The transition from idle to switching is abrupt but there is no hysteresis. If the input voltage ramp rate is slow and the input bypass is limited, then sudden turn on of the power transistor will cause a dip in the line voltage. Switching will stop if $\mathrm{V}_{\text {IN }}$ falls below the internal UVLO threshold. The resulting output voltage rise may be non-monotonic. The 1.1V disable threshold of the KB3302 can be used in conjunction with a resistive voltage divider to raise the UVLO threshold and to add an UVLO hysteresis. Figure 7 shows the scheme. Both $\mathrm{V}_{\mathrm{H}}$ and $V_{L}$ (the desired upper and the lower UVLO threshold voltages) are determined by the 1.1 V threshold crossings,
$\mathrm{V}_{\mathrm{H}}$ and $\mathrm{V}_{\mathrm{L}}$ are therefore:

$$
\begin{align*}
& \mathrm{V}_{\mathrm{H}}=\left(1+\frac{\mathrm{R}_{3}}{\mathrm{R}_{4}}\right)(1.1 \mathrm{~V})  \tag{10}\\
& \mathrm{V}_{\mathrm{L}}=\mathrm{V}_{\mathrm{H}}-\mathrm{V}_{\mathrm{HYS}}=\mathrm{V}_{\mathrm{H}}-\mathrm{I}_{\mathrm{HYS}} \mathrm{R}_{3}
\end{align*}
$$

Re-arranging,

$$
\begin{align*}
& R_{3}=\frac{V_{H Y S}}{I_{H Y S}}  \tag{11}\\
& R_{4}=\frac{R_{3}}{\frac{V_{H}}{1.1}-1} \tag{12}
\end{align*}
$$

## APPLICATIONS INFORMATION



Figure 7. Programmable Hysteretic UVLO Circuit
with $\mathrm{V}_{\mathrm{L}}>1.4 \mathrm{~V}$.

Example: Increase the turn on voltage of a $\mathrm{V}_{\mathrm{IN}}=3.3 \mathrm{~V}$ boost converter from 1.4 V to 2.75 V .

Using $\mathrm{V}_{\mathrm{H}}=2.75 \mathrm{~V}$ and $\mathrm{R}_{4}=100 \mathrm{~K} \Omega$ in (12),

$$
\mathrm{R}_{3}=150 \mathrm{~K} \Omega
$$

The resulting UVLO hysteresis is:
$V_{H Y S}=I_{H Y S} R_{3}=4.6 \mu \mathrm{~A} \bullet 150 \mathrm{~K} \Omega=0.69 \mathrm{~V}$.

The turn off voltage is:

$$
V_{L}=V_{H}-V_{H Y S}=2.75-0.69=2.06 \mathrm{~V}>1.4 \mathrm{~V}
$$

## Frequency Compensation

Figure 8 shows the equivalent circuit of a boost converter using the KB3302. The output filter capacitor and the load form an output pole at frequency:

$$
\begin{equation*}
\omega_{\mathrm{p} 2}=-\frac{2 \mathrm{l}_{\mathrm{OUT}}}{\mathrm{~V}_{\mathrm{OUT}} \mathrm{C}_{2}}=-\frac{2}{\mathrm{R}_{\mathrm{OUT}} \mathrm{C}_{2}} \tag{13}
\end{equation*}
$$

where $C_{2}$ is the output capacitor and $R_{\text {OUT }}=\frac{V_{\text {OUT }}}{I_{\text {OUT }}}$ is the equivalent load resistance.

The zero formed by $\mathrm{C}_{2}$ and its equivalent series resistance (ESR) is neglected due to low ESR of the ceramic output capacitor.

There is also a right half plane (RHP) zero at angular frequency:

$$
\begin{equation*}
\omega_{\mathrm{Z} 2}=\frac{R_{\mathrm{OUT}}(1-\mathrm{D})^{2}}{\mathrm{~L}} \tag{14}
\end{equation*}
$$

$\omega_{z 2}$ decreases with increasing duty cycle D and increasing $\mathrm{I}_{\text {out }}$. Using the 5 V to 12 V boost regulator $(1.35 \mathrm{MHz})$ in Figure 1(a) as an example,

$$
\mathrm{R}_{\text {OUT }} \geq \frac{5 \mathrm{~V}}{0.74 \mathrm{~A}}=6.8 \Omega
$$



Figure 8. Simplified Block Diagram of a Boost Converter

## APPLICATIONS INFORMATION

$$
\mathrm{D}=\frac{1-\frac{5}{12+0.5}}{1-\frac{0.3}{12+0.5}}=0.62
$$

Therefore

$$
\left|\omega_{\mathrm{p} 2}\right| \leq \frac{2}{(6.8 \Omega) \bullet(10 \mu \mathrm{~F})}=29.4 \mathrm{Krads}^{-1}=4.68 \mathrm{KHz}
$$

and

$$
\omega_{\mathrm{z} 2} \geq \frac{6.8 \Omega \bullet(1-0.62)^{2}}{4.7 \mu \mathrm{H}}=209 \mathrm{Krads}^{-1}=33.3 \mathrm{KHz}
$$

The spacing between $p_{2}$ and $z_{2}$ is the closest when the converter is delivering the maximum output current from the lowest $\mathrm{V}_{\mathbb{I N}}$. This represents the worst-case compensation condition. Ignoring $\mathrm{C}_{5}$ and $\mathrm{C}_{6}$ for the moment, $\mathrm{C}_{4}$ forms a low frequency pole with the equivalent output resistance $\mathrm{R}_{\mathrm{o}}$ of the error amplifier:

$$
\mathrm{R}_{\mathrm{O}}=\frac{\text { Amplifier Open Loop Gain }}{\text { Transconductance }}=\frac{49 \mathrm{~dB}}{60 \mu \Omega^{-1}}=4.7 \mathrm{M} \Omega
$$

$$
\begin{aligned}
\omega_{\mathrm{p} 1} & =-\frac{1}{\mathrm{R}_{0} \mathrm{C}_{4}}=-\frac{1}{4.7 \mathrm{M} \Omega \bullet 820 \mathrm{pF}} \\
& =-260 \mathrm{rads}^{-1}=-41 \mathrm{~Hz}
\end{aligned}
$$

$\mathrm{C}_{4}$ and $\mathrm{R}_{3}$ also forms a zero with angular frequency:

$$
\begin{aligned}
\omega_{\mathrm{z1}} & =-\frac{1}{\mathrm{R}_{3} \mathrm{C}_{4}}=-\frac{1}{30.9 \mathrm{~K} \Omega \bullet 820 \mathrm{pF}} \\
& =-39.5 \mathrm{Krads}^{-1}=-6.3 \mathrm{KHz}
\end{aligned}
$$

The poles $p_{1}, p_{2}$ and the RHP zero $z_{2}$ all increase phase shift in the loop response. For stable operation, the overall loop gain should cross 0dB with $-20 \mathrm{~dB} /$ decade slope. Due to the presence of the RHP zero, the OdB crossover frequency should not be higher than $\frac{z_{2}}{3}$. Placing $z_{1}$ near $p_{2}$ nulls its effect and maximizes loop bandwidth. Thus

$$
\begin{equation*}
\mathrm{R}_{3} \mathrm{C}_{4} \approx \frac{\mathrm{~V}_{\mathrm{OUT}} \mathrm{C}_{2}}{2 \mathrm{l}_{\mathrm{OUT}(\mathrm{MAX})}} \tag{15}
\end{equation*}
$$

$R_{3}$ determines the mid-band loop gain of the converter. Increasing $R_{3}$ increases the mid-band gain and the crossover


Figure 9. Suggested PCB Layout for the KB3302. Notice that there is no via directly under the device. All vias are 12 mil in diameter.

## APPLICATIONS INFORMATION

frequency. However it reduces the phase margin. The values of $R_{3}$ and $C_{4}$ can be determined empirically by observing the inductor current and the output voltage during load transient. Compensation is optimized when the largest $\mathrm{R}_{3}$ and the smallest $\mathrm{C}_{4}$ without producing ringing or excessive overshoot in its inductor current and output voltage are found.
$\mathrm{C}_{5}$ adds a feedforward zero to the loop response. In some cases it improves the transient speed of the converter. $\mathrm{C}_{6}$ rolls off the gain at high frequency. This helps to stabilize the loop. $\mathrm{C}_{5}$ and $\mathrm{C}_{6}$ are often not needed.

## Board Layout Considerations

In a step-up switching regulator, the output filter capacitor, the main power switch and the rectifying diode carry switched currents with high di/dt. For jitter-free operation,
the size of the loop formed by these components should be minimized. Since the power switch is integrated inside the KB3302, grounding the output filter capacitor next to the KB3302 ground pin minimizes size of the high di/dt current loop. The input bypass capacitors should also be placed close to the input pins. Shortening the trace at the SW node reduces the parasitic trace inductance. This not only reduces EMI but also decreases the sizes of the switching voltage spikes and glitches.

Figure 9 shows how various external components are placed around the KB3302. The frequency-setting resistor should be placed near the ROSC pin with a short ground trace on the PC board. These precautions reduce switching noise pickup at the ROSC pin.

To achieve a junction to ambient thermal resistance $\left(\theta_{\mathrm{JA}}\right)$ of $40^{\circ} \mathrm{C} / \mathrm{W}$, the exposed pad of the KB3302 should be properly soldered to a large ground plane. Use only 12 mil diameter vias in the ground plane if necessary. Avoid using larger vias under the device. Molten solder may seep through large vias during reflow, resulting in poor adhesion, poor thermal conductivity and low reliability.


All Capacitors are Ceramic.
MSOP-8 Pinout

| $f / \mathrm{MHz}$ | $\mathrm{R}_{3} / \mathrm{K} \Omega$ | $\mathrm{R}_{4} / \mathrm{K} \Omega$ | $\mathrm{C}_{4} / \mathrm{pF}$ | $\mathrm{C}_{6} / \mathrm{pF}$ | $\mathrm{L}_{1} / \mu \mathrm{H}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0.7 | 22.1 | 22.1 | 2200 | - | 10.5 (Falco D08019) |
| 1.35 | 30.9 | 9.31 | 820 | - | 4.7 (Falco D08017) |
| 2 | 63.4 | 4.75 | 470 | 22 | 3.3 (Coilcraft D01813P) |



Figure 10(a). 1.35 MHz All Ceramic Capacitor 5V to 12 V Boost Converter. Pinout Shown is for MSOP-8

## PACAGE DESCRIPTION



L1: Sumida CR43
Figure 11(a). 1.2 MHz All Ceramic Capacitor Single Li-ion Cell to 5 V Boost Converter.


Figure 11(b). Efficiency of the Single Li-ion Cell to 5V Boost Converter in Figure 11(a).


Figure 12(a). 1.5 MHz All Ceramic Capacitor 4-Cell to 5V SEPIC Converter. Pinout Shown is for MSOP-8.


Figure 13(a). 1.5MHz Triple-Output TFT Power Supply.


Figure 14(a). 1.4MHz Luxeon ${ }^{\text {TM }}$ Flash White LED Driver for Camera Phones

## PACAGE DESCRIPTION - MSOP8



## Land Pattern - MSOP-8L-EDP



| DIMENSIONS |  |  |
| :---: | :---: | :---: |
| DIM | INCHES | MILLIMETERS |
| C | $(.161)$ | $(4.10)$ |
| F | .081 | 2.08 |
| G | .098 | 2.50 |
| P | .026 | 0.65 |
| X | .016 | 0.40 |
| Y | .063 | 1.60 |
| Z | .224 | 5.70 |

NOTES:

1. THIS LAND PATTERN IS FOR REFERENCE PURPOSES ONLY. CONSULT YOUR MANUFACTURING GROUP TO ENSURE YOUR COMPANY'S MANUFACTURING GUIDELINES ARE MET.

## PACAGE DESCRIPTION - DFN33



Land Pattern - DFN33-10


NOTES:

1. THIS LAND PATTERN IS FOR REFERENCE PURPOSES ONLY. CONSULT YOUR MANUFACTURING GROUP TO ENSURE YOUR COMPANY'S MANUFACTURING GUIDELINES ARE MET.
