## TENTATIVE TOSHIBA MOS DIGITAL INTEGRATED CIRCUIT SILICON MONOLITHIC

## 288Mbits Network FCRAM2

$-2,097,152-$ WORDS $\times 4$ BANKS $\times 36$-BITS

## DESCRIPTION

Network FCRAM ${ }^{\text {TM }}$ is Double Data Rate Fast Cycle Random Access Memory. TC59LM836DKB is Network FCRAM ${ }^{\text {TM }}$ containing 301,989,888 memory cells. TC59LM 836 DKB is organized as $2,097,152$-words $\times 4$ banks $\times 36$ bits. TC59LM836DKB feature a fully synchronous operation referenced to clock edge whereby all operations are synchronized at a clock input which enables high performance and simple user interface coexistence. TC59LM 836DK B can operate fast core cycle compared with regular DDR SDRAM.

TC59LM836DKB is suitable for Network and other applications where large memory density and low power consumption are required. The Output Driver for Network FCRAM ${ }^{\text {TM }}$ is capable of high quality fast data transfer under light loading condition.

## FEATURES

| PARAMETER |  |  | TC59LM836DKB |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | -30 | -33 | -40 |
| ${ }^{\text {t CK }}$ | Clock Cycle Time (min) | $C L=4$ | 4.0 ns | 4.5 ns | 5.0 ns |
|  |  | $C L=5$ | 3.5 ns | 3.75 ns | 4.5 ns |
|  |  | $C L=6$ | 3.0 ns | 3.33 ns | 4.0 ns |
| $\mathrm{t}_{\mathrm{RC}}$ | Random Read/Write Cycle Time (min) |  | 20.0 ns | 22.5 ns | 25 ns |
| $t_{\text {RAC }}$ | Random Access Time (max) |  | 20.0 ns | 22.5 ns | 25 ns |
| IDD1S | Operating Current (single bank) (max) |  | 380 mA | 360 mA | 340 mA |
| IDD2P | Power Down Current (max) |  | 100 mA | 95 mA | 90 mA |
| IDD6 | Self-Refresh Current (max) |  | 15 mA | 15 mA | 15 mA |

- Fully Synchronous Operation
- Double Data Rate (DDR)

Data input/output are synchronized with both edges of DS / QS.

- Differential Clock (CLK and CLK) inputs
$\overline{C S}, F N$ and all address input signals are sampled on the positive edge of CLK.
Output data (DQs and QS) is aligned to the crossings of CLK and CLK.
- Fast clock cycle time of 3.0 ns minimum

Clock: 333 MHz maximum
Data: $666 \mathrm{Mbps} /$ pin maximum

- Quad Independent Banks operation
- Fast cycle and Short Latency
- Selectable Data Strobe
- Distributed Auto-Refresh cycle in $3.9 \mu \mathrm{~S}$
- Self-Refresh
- Power Down Mode
- Variable Write Length Control
- WriteLatency = CAS Latency-1
- Programable $\overline{\mathrm{CAS}}$ Latency and Burst Length
$\overline{\text { CAS }}$ Latency $=4,5,6$
Burst Length $=2,4$
- Organization: 2,097,152 words $\times 4$ banks $\times 36$ bits
- Power Supply Voltage VDD: $2.5 \mathrm{~V} \pm 0.125 \mathrm{~V}$

VDDQ: $1.4 \mathrm{~V} \sim 1.9 \mathrm{~V}$

- Low voltage CMOS I/O covered with SSTL_18 (Half strength driver) and HSTL.
- JTAG boundary scan
- Package: 144Ball BGA, $1 \mathrm{~mm} \times 0.8 \mathrm{~mm}$ Ball pitch (P-TF BGA144-1119-0.80BZ)

Notice: FCRAM is trademark of Fujitsu limited, J apan.

PIN NAMES

| PIN | NAME |
| :---: | :---: |
| A0~A13 | Address Input |
| BA0, BA1 | Bank Address |
| DQ0~DQ35 | Data Input/Output |
| $\overline{\mathrm{CS}}$ | Chip Select |
| FN | Function Control |
| $\overline{P D}$ | Power Down Control |
| CLK, $\overline{\text { CLK }}$ | Clock Input |
| LDS, UDS | Write Data Strobe |
| LQS, UQS | Read Data Strobe |
| $V_{\text {DD }}$ | Power (+2.5 V) |
| $\mathrm{V}_{S S}$ | Ground |
| $V_{\text {DDQ }}$ | Power (+1.5V / +1.8 V) (for DQ buffer) |
| $\mathrm{V}_{\text {SSQ }}$ | Ground (for DQ buffer) |
| $V_{\text {REF }}$ | Reference Voltage |
| NC | Not Connected |
| TMS, TDI, TCK, TDO | Boundary Scan Test Access Ports |

## PIN ASSIGNMENT (TOP VIEW)

ball pitch $=1.0 \times 0.8 \mathrm{~mm}$


Rev 1.3

## BLOCK DIAGRAM



Note: The TC59LM836DKB configuration is 4 Bank of $16384 \times 128 \times 36$ of cell array with the DQ pins numbered DQ0~DQ35.

ABSOLUTE MAXIMUM RATINGS

| SYMBOL | PARAMETER | RATING | UNIT | NOTES |
| :--- | :--- | :---: | :---: | :---: |
| $V_{\text {DD }}$ | Power Supply Voltage | $-0.3 \sim 3.3$ | V |  |
| $\mathrm{~V}_{\text {DDQ }}$ | Power Supply Voltage (for DQ buffer) | $-0.3 \sim \mathrm{~V}_{\mathrm{DD}}+0.3$ | V |  |
| $\mathrm{~V}_{\text {IN }}$ | Input Voltage | $-0.3 \sim \mathrm{~V}_{\mathrm{DD}}+0.3$ | V |  |
| $\mathrm{~V}_{\text {OUT }}$ | Output and DQ pin Voltage | $-0.3 \sim \mathrm{~V}_{\mathrm{DDQ}}+0.3$ | V |  |
| $\mathrm{~V}_{\text {REF }}$ | Input Reference Voltage | $-0.3 \sim \mathrm{~V}_{\mathrm{DD}}+0.3$ | V |  |
| $\mathrm{~T}_{\text {Opr }}$ | Operating Temperature (case) | $0 \sim 85$ | ${ }^{\circ} \mathrm{C}$ |  |
| $\mathrm{T}_{\text {stg }}$ | Storage Temperature | $-55 \sim 150$ | ${ }^{\circ} \mathrm{C}$ |  |
| $\mathrm{T}_{\text {Solder }}$ | Soldering Temperature (10 s) | 260 | ${ }^{\circ} \mathrm{C}$ |  |
| PD | Power Dissipation | 2.5 | W |  |
| IOUT | Short Circuit Output Current | $\pm 50$ | mA |  |

Caution: Conditions outside the limits listed under "ABSOLUTE MAXIMUM RATINGS" may cause permanent damage to the device. The device is not meant to be operated under conditions outside the limits described in the operational section of this specification.
Exposure to "ABSOLUTE MAXIMUM RATINGS" conditions for extended periods may affect device reliability.
RECOMMENDED DC, AC OPERATING CONDITIONS (Notes: 1 )(TCASE $=0 \sim 85^{\circ} \mathrm{C}$ )

| SYMBOL | PARAMETER | MIN | TYP. | MAX | UNIT | NOTES |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {DD }}$ | Power Supply Voltage | 2.375 | 2.5 | 2.625 | V |  |
| $\mathrm{V}_{\text {DDQ }}$ | Power Supply Voltage (for DQ buffer) | 1.4 | - | 1.9 | V |  |
| $\mathrm{V}_{\text {REF }}$ | Reference Voltage | $\mathrm{V}_{\text {DDQ }} / 2 \times 95 \%$ | $\mathrm{V}_{\text {DDQ }} / 2$ | $V_{\text {DDQ }} / 2 \times 105 \%$ | V | 2 |
| $\mathrm{V}_{\mathrm{IH}}(\mathrm{DC})$ | Input DC High Voltage | $\mathrm{V}_{\text {REF }}+0.125$ | - | $\mathrm{V}_{\mathrm{DDQ}}+0.2$ | V | 5 |
| $\mathrm{V}_{\text {IL }}$ (DC) | Input DC Low Voltage | -0.1 | - | $\mathrm{V}_{\text {REF }}-0.125$ | V | 5 |
| VICK (DC) | Differential Clock DC Input Voltage | -0.1 | - | $V_{\text {DDQ }}+0.1$ | V | 10 |
| $\mathrm{V}_{\text {ID }}(\mathrm{DC})$ | Differential Input Voltage. CLK and $\overline{C L K}$ inputs (DC) | 0.4 | - | $\mathrm{V}_{\mathrm{DDQ}}+0.2$ | V | 7,10 |
| $\mathrm{V}_{\mathrm{IH}}(\mathrm{AC})$ | Input AC High Voltage | $\mathrm{V}_{\text {REF }}+0.2$ | - | $\mathrm{V}_{\text {DDQ }}+0.2$ | V | 3, 6 |
| $\mathrm{V}_{\text {IL }}(\mathrm{AC})$ | Input AC Low Voltage | -0.1 | - | $\mathrm{V}_{\text {REF }}-0.2$ | V | 4, 6 |
| $\mathrm{V}_{\text {ID }}(\mathrm{AC})$ | Differential Input Voltage. CLK and $\overline{\text { CLK }}$ inputs (AC) | 0.55 | - | $\mathrm{V}_{\mathrm{DDQ}}+0.2$ | V | 7,10 |
| $\mathrm{V}_{\mathrm{X}}(\mathrm{AC})$ | Differential AC Input Cross Point Voltage | VDDQ/2-0.125 | - | $\mathrm{V}_{\text {DDQ }} / 2+0.125$ | V | 8,10 |
| VISO (AC) | Differential Clock AC Middle Level | VDDQ/2-0.125 | - | $\mathrm{V}_{\text {DDQ }} / 2+0.125$ | V | 9,10 |

NOTES:
(1) All voltages referenced to V SS, V SSQ.
(2) $V_{\text {REF }}$ is expected to track variations in $V_{\text {DDQ }} D C$ level of the transmitting device. Peak to peak AC noise on VRef may not exceed $\pm 2 \%$ VRef (DC).
(3) Overshoot limit: $\mathrm{V}_{\mathrm{IH}}(\max )=\mathrm{V}_{\mathrm{DDQ}}+0.7 \mathrm{~V}$ with a pulse width $\leq 5 \mathrm{~ns}$.
(4) Undershoot limit: $\mathrm{VIL}(\min )=-0.7 \mathrm{~V}$ with a pulse width $\leq 5 \mathrm{~ns}$.
(5) $\quad \mathrm{V}_{\text {IH }}$ (DC) and $\mathrm{V}_{\text {IL }}$ (DC) are levels to maintain the current logic state.
(6) $\quad \mathrm{V}_{\text {IH }}(\mathrm{AC})$ and $\mathrm{V}_{\text {IL }}(\mathrm{AC})$ are levels to change to the new logic state.
(7) VID is differential voltage of CLK input level and $\overline{\text { CLK }}$ input level.
(8) The value of $V_{X}(A C)$ is expected to equal $V_{D D Q} / 2$ of the transmitting device.
(9) VISO means $\{$ VICK (CLK) + VICK $(\overline{C L K})\} / 2$
(10) Refer to the figure below.

(11) In the case of external termination, VTT (termination voltage) should be gone in the range of VREF (DC) $\pm 0.04 \mathrm{~V}$.

CAPACITANCE ( $\mathrm{V}_{\mathrm{DD}}=2.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{DDQ}}=1.8 \mathrm{~V}, \mathrm{f}=1 \mathrm{MHz}, \mathrm{Ta}=25^{\circ} \mathrm{C}$ )

| SYMBOL | PARAMETER | MIN | MAX | Delta | UNIT |
| :--- | :--- | :---: | :---: | :---: | :---: |
| $C_{I N}$ | Input pin Capacitance | 1.5 | 3.0 | 0.25 | pF |
| $C_{\text {INC }}$ | Clock pin (CLK, $\overline{\text { CLK }}$ ) Capacitance | 1.5 | 3.0 | 0.25 | pF |
| $C_{\mathrm{I} / \mathrm{O}}$ | DQ, LDS, UDS, LQS, UQS Capacitance | 2.5 | 3.5 | 0.5 | pF |
| C $_{\text {NC }}$ | NC pin Capacitance | - | 1.5 | - | pF |

Note: These parameters are periodically sampled and not $100 \%$ tested.

RECOMMENDED DC OPERATING CONDITIONS
( $\mathrm{V}_{\mathrm{DD}}=2.5 \mathrm{~V} \pm 0.125 \mathrm{~V}, \mathrm{~V}_{\mathrm{DDQ}}=1.4 \mathrm{~V} \sim 1.9 \mathrm{~V}, \mathrm{~T}_{\mathrm{CASE}}=0 \sim 85^{\circ} \mathrm{C}$ )

| SYMBOL | PARAMETER | MAX |  |  | UNIT | NOTES |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | -30 | -33 | -40 |  |  |
| IDD1s | Operating Current <br> One bank read or write operation ; <br> $\mathrm{t}_{\mathrm{B}}=\mathrm{min} ; \mathrm{I}_{\mathrm{RC}}=\mathrm{min}, \mathrm{I}_{\mathrm{I}} \mathrm{CT}=0 \mathrm{~mA}$; <br> Burst Length $=4$, CAS Latency $=6$, Free running QS mode ; $0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{IL}}(\mathrm{AC})(\max ), \mathrm{V}_{\mathrm{IH}}(\mathrm{AC})(\mathrm{min}) \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{DDQ}}$, <br> Address inputs change up to 2 times during minimum $\mathrm{I}_{\mathrm{RC}}$, <br> Read data change twice per clock cycle | 380 | 360 | 340 |  | 1, 2 |
| IDD2N | Standby Current <br> All banks: inactive state ; $\left\{\begin{array}{l} \mathrm{t}_{\mathrm{CK}}=\min , \quad \overline{\mathrm{CS}}=\mathrm{V}_{\mathrm{IH}}, \overline{\mathrm{PD}}=\mathrm{V}_{\mathrm{IH}} ; \\ 0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{IL}}(\mathrm{AC})(\max ), \mathrm{V}_{\mathrm{IH}}(\mathrm{AC})(\min ) \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{DDQ}} \end{array} ;\right.$ <br> Other input signals change one time during $4 \times \mathrm{t}$ CK, <br> DQ and DS inputs change twice per clock cycle | 120 | 110 | 100 |  | 1, 2 |
| IDD2P | Standby (power down) Current All banks: inactive state ; $\mathrm{t}_{\mathrm{CK}}=\min , \overline{\mathrm{PD}}=\mathrm{V}_{\mathrm{IL}}$ (power down); CAS Latency $=6$, Free running QS mode ; $0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{IL}}(\mathrm{AC})(\max ), \mathrm{V}_{\mathrm{IH}}(\mathrm{AC})(\min ) \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{DDQ}} ;$ <br> Other input signals change one time during $4 \times \mathrm{t} \mathrm{CK}$, <br> DQ and DS inputs are floating ( $\mathrm{V}_{\mathrm{DDQ}} / 2$ ) | 100 | 95 | 90 |  | 1, 2 |
| IDD4W | Write Operating Current (4Banks) <br> 4 Bank interleaved continuous burst write operation ; $\mathrm{t}_{\mathrm{CK}}=\min , \mathrm{I}_{\mathrm{RC}}=\min ;$ <br> Burst Length $=4$, CAS Latency $=6$, Free running QS mode ; $0 \mathrm{~V} \leq \mathrm{V}_{\mathbb{I N}} \leq \mathrm{V}_{\mathrm{IL}}(\mathrm{AC})(\max ), \mathrm{V}_{\mathrm{IH}}(\mathrm{AC})(\min ) \leq \mathrm{V}_{\mathbb{I N}} \leq \mathrm{V}_{\mathrm{DDQ}} \text {; }$ <br> Address inputs change once per clock cycle, <br> DQ and DS inputs change twice per clock cycle | 850 | 800 | 750 | mA | 1, 2 |
| IDD4R | Read Operating Current (4Banks) <br> 4 Bank interleaved continuous burst read operation ; <br> $\mathrm{t}_{\mathrm{B}}=\min , \mathrm{I}_{\mathrm{RC}}=\mathrm{min}, \mathrm{I}_{\mathrm{OUT}}=0 \mathrm{~mA}$; <br> Burst Length $=4$, CAS Latency $=6$, Free running QS mode ; $0 \mathrm{~V} \leq \mathrm{V}_{\mathbb{I N}} \leq \mathrm{V}_{\mathrm{IL}}(\mathrm{AC})(\max ), \mathrm{V}_{\mathbb{I H}}(\mathrm{AC})(\min ) \leq \mathrm{V}_{\mathbb{I N}} \leq \mathrm{V}_{\mathrm{DDQ}} ;$ <br> Address inputs change once per clock cycle, <br> Read data change twice per clock cycle | 850 | 800 | 750 |  | 1, 2 |
| IDD5B | Burst Auto Refresh Current <br> Refresh command at every IREFC interval ; $\mathrm{t}_{\mathrm{CK}}=\min ; \mathrm{I}_{\mathrm{REFC}}=\min ;$ <br> CAS Latency $=6$, Free running QS mode ; $0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{IL}}(\mathrm{AC})(\max ), \mathrm{V}_{\mathrm{IH}}(\mathrm{AC})(\min ) \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{DDQ}},$ <br> Address inputs change up to 2 times during minimum IREFC, DQ and DS inputs change twice per clock cycle | 380 | 360 | 340 |  | 1, 2, 3 |
| IDD6 | Self-Refresh Current $\overline{\mathrm{PD}}=0.2 \mathrm{~V} \text {; }$ <br> Other input signals are floating ( $\mathrm{V}_{\mathrm{DDQ}} / 2$ ), $D Q$ and $D S$ inputs are floating ( $\mathrm{V}_{\mathrm{DDQ}} / 2$ ) | 15 | 15 | 15 |  | 2 |

Notes: 1. These parameters depend on the cycle rate and these values are measured at a cycle rate with the minimum values of $t_{C K}, t_{R C}$ and $I_{R C}$.
2. These parameters define the current between $V_{D D}$ and $V_{S S}$.
3. IDD5B is specified under burst refresh condition. Actual system should use distributed refresh that meet to treFI specification.

RECOMMENDED DC OPERATING CONDITIONS (continued)
( $\mathrm{V}_{\mathrm{DD}}=2.5 \mathrm{~V} \pm 0.125 \mathrm{~V}, \mathrm{~V}_{\mathrm{DDQ}}=1.4 \mathrm{~V} \sim 1.9 \mathrm{~V}, \mathrm{~T}_{\mathrm{CASE}}=0 \sim 85^{\circ} \mathrm{C}$ )

| SYMBOL | PARAMETER |  |  | MIN | MAX | UNIT | NOTES |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }^{\text {LII }}$ | Input Leakage Current ( $0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{DDQ}}$, all other pins not under test $=0 \mathrm{~V}$ ) |  |  | -5 | 5 | $\mu \mathrm{A}$ |  |
| Lo | Output Leakage Current <br> (Output disabled, $0 \mathrm{~V} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\mathrm{DDQ}}$ ) |  |  | -5 | 5 | $\mu \mathrm{A}$ |  |
| IREF | $\mathrm{V}_{\text {REF }}$ Current |  |  | -5 | 5 | $\mu \mathrm{A}$ |  |
| $\mathrm{loh}(\mathrm{DC})$ | Normal Output Driver | Output DC Current$\left(\mathrm{V}_{\mathrm{DDQ}}=1.7 \mathrm{~V} \sim 1.9 \mathrm{~V}\right)$ | $\mathrm{V}_{\mathrm{OH}}=1.420 \mathrm{~V}$ | -5.6 | - | mA | 1 |
| Iol (DC) |  |  | $\mathrm{V}_{\mathrm{OL}}=0.280 \mathrm{~V}$ | 5.6 | - |  |  |
| IOH (DC) | Strong Output Driver |  | $\mathrm{V}_{\mathrm{OH}}=1.420 \mathrm{~V}$ | -9.8 | - |  |  |
| IoL (DC) |  |  | $\mathrm{V}_{\mathrm{OL}}=0.280 \mathrm{~V}$ | 9.8 | - |  |  |
| $\mathrm{IOH}^{(\mathrm{DC}}$ ) | Weak Output Driver |  | $\mathrm{V}_{\mathrm{OH}}=1.420 \mathrm{~V}$ | -2.8 | - |  |  |
| Iol (DC) |  |  | $\mathrm{V}_{\mathrm{OL}}=0.280 \mathrm{~V}$ | 2.8 |  |  |  |
| IOH (DC) | Normal Output Driver | Output DC Current$\left(\mathrm{V}_{\mathrm{DDQ}}=1.4 \mathrm{~V} \sim 1.6 \mathrm{~V}\right)$ | $\mathrm{V}_{\mathrm{OH}}=\mathrm{V}_{\mathrm{DDQ}}-0.4 \mathrm{~V}$ | -4 | - | mA | 1 |
| Iol (DC) |  |  | V OL $=0.4 \mathrm{~V}$ | 4 | - |  |  |
| $\mathrm{IOH}^{(\mathrm{DC}}$ ) | Strong <br> Output Driver |  | $\mathrm{V}_{\mathrm{OH}}=\mathrm{V}_{\mathrm{DDQ}}-0.4 \mathrm{~V}$ | -8 | - |  |  |
| Iol (DC) |  |  | $\mathrm{V}_{\mathrm{OL}}=0.4 \mathrm{~V}$ | 8 | - |  |  |
| IOH (DC) | Weak Output Driver |  | Not defined | - | - |  |  |
| lol (DC) |  |  | Not defined | - | - |  |  |

Notes: 1. Refer to output driver characteristics for the detail. Output Driver Strength is selected by Extended Mode Register.

## AC CHARACTERISTICS AND OPERATING CONDITIONS (Notes: 1, 2)

( $\mathrm{V}_{\mathrm{DD}}=2.5 \pm 0.125 \mathrm{~V}, \mathrm{~V}_{\mathrm{DDQ}}=1.4 \sim 1.9 \mathrm{~V}, \mathrm{~T}_{\text {CASE }}=0 \sim 85^{\circ} \mathrm{C}$ )

| SYMBOL | PARAMETER |  | -30 |  | -33 |  | -40 |  | UNIT | NOTES |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | MAX | MIN | MAX | MIN | MAX |  |  |
| $t_{\text {RC }}$ | Random Cycle Time |  | 20.0 | - | 22.5 | - | 25 | - |  | 3 |
| tck | Clock Cycle Time | $C_{L}=4$ | 4.0 | 5.0 | 4.5 | 7.5 | 5.0 | 7.5 |  | 3 |
|  |  | $C_{L}=5$ | 3.5 | 5.0 | 3.75 | 7.5 | 4.5 | 7.5 |  | 3 |
|  |  | $C_{L}=6$ | 3.0 | 5.0 | 3.33 | 7.5 | 4.0 | 7.5 |  | 3 |
| trac | Random Access Time |  | - | 20.0 | - | 22.5 | - | 25 |  | 3 |
| ${ }^{\text {t }} \mathrm{CH}$ | Clock High Time |  | $0.45 \times \mathrm{t}$ CK | - | $0.45 \times \mathrm{t} \mathrm{CK}$ | - | $0.45 \times \mathrm{t} \mathrm{CK}$ | - |  | 3 |
| tCL | Clock Low Time |  | $0.45 \times \mathrm{tcK}$ | - | $0.45 \times \mathrm{t} \mathrm{CK}$ | - | $0.45 \times$ t CK | - |  | 3 |
| tCKQS | QS Access Time from CLK |  | -0.45 | 0.45 | -0.45 | 0.45 | -0.5 | 0.5 |  | 3, 8,10 |
| tQSQ | Data Output Skew from QS |  | - | 0.2 | - | 0.25 | - | 0.3 |  |  |
| tQSQA | Data Output Skew from QS to All DQ |  | - | 0.3 | - | 0.35 | - | 0.4 |  |  |
| $\mathrm{t}_{\mathrm{AC}}$ | Data Access Time from CLK |  | -0.5 | 0.5 | -0.5 | 0.5 | -0.6 | 0.6 |  | 3, 8,10 |
| toh | Data Output Hold Time from CLK |  | -0.5 | 0.5 | -0.5 | 0.5 | -0.6 | 0.6 |  | 3, 8 |
| $\mathrm{t}_{\mathrm{HP}}$ | CLK half period (minimum of Actual $\mathrm{t}_{\mathrm{CH}}, \mathrm{t}_{\mathrm{CL}}$ ) |  | $\begin{gathered} \min \left(\mathrm{t}_{\mathrm{CH}},\right. \\ \left.\mathrm{t}_{\mathrm{CL}}\right) \end{gathered}$ | - | $\begin{gathered} \min \left(t_{\mathrm{CH}}\right. \\ \left.\mathrm{t}_{\mathrm{CL}}\right) \end{gathered}$ | - | $\begin{gathered} \min \left(\mathrm{t}_{\mathrm{CH}},\right. \\ \left.\mathrm{t}_{\mathrm{CL}}\right) \end{gathered}$ | - |  | 3 |
| tQSP | QS (read) Pulse Width |  | $\begin{aligned} & \mathrm{t}_{\mathrm{HP}-} \\ & \mathrm{t}_{\mathrm{QHS}} \end{aligned}$ | - | $\begin{aligned} & \mathrm{t}_{\mathrm{HP}}- \\ & \mathrm{t}_{\mathrm{QHS}} \end{aligned}$ | - | $\begin{aligned} & \mathrm{t}_{\mathrm{HP}}- \\ & \mathrm{t}_{\mathrm{QHS}} \end{aligned}$ | - |  | 4, 8 |
| tQSQV | Data Output Valid Time from QS |  | $\begin{aligned} & \mathrm{t}_{\mathrm{HP}}- \\ & \mathrm{t}_{\mathrm{QHS}} \end{aligned}$ | - | $\begin{aligned} & \mathrm{t}_{\mathrm{HP}}- \\ & \mathrm{t}_{\mathrm{QHS}} \end{aligned}$ | - | $\begin{aligned} & \mathrm{t}_{\mathrm{HP}}- \\ & \mathrm{t}_{\mathrm{QHS}} \end{aligned}$ | - |  | 4, 8 |
| ${ }^{\text {tQHS }}$ | DQ, QS Hold Skew factor |  | - | $\begin{gathered} 0.055 \times \\ \mathrm{t} C \mathrm{~K}+0.17 \end{gathered}$ | - | $\begin{gathered} 0.055 \times \\ \mathrm{t} C \mathrm{C}+0.17 \end{gathered}$ | - | $\begin{gathered} 0.055 \times \\ \text { tcK }+0.17 \end{gathered}$ | ns |  |
| tDQSS | DS (write) Low to High Setup Time |  | $0.8 \times \mathrm{t}$ CK | $1.2 \times{ }^{\text {c }} \mathrm{CK}$ | $0.8 \times \mathrm{t} \mathrm{CK}$ | $1.2 \times{ }^{\text {c }} \mathrm{CK}$ | $0.8 \times t \mathrm{CK}$ | $1.2 \times \mathrm{t} \mathrm{CK}$ |  | 3 |
| tDSPRE | DS (write) Preamble Pulse Width |  | $0.4 \times \mathrm{t} \mathrm{CK}$ | - | $0.4 \times \mathrm{t} \mathrm{CK}$ | - | $0.4 \times \mathrm{t} \mathrm{CK}$ | - |  | 4 |
| tDSPRES | DS First Input Setup Time |  | 0 | - | 0 | - | 0 | - |  | 3 |
| tDSPREH | DS First Low Input Hold Time |  | 0.3xtck | - | 0.3xtck | - | $0.3 \times \mathrm{tck}$ | - |  | 3 |
| tDSP | DS High or Low Input Pulse Width |  | $0.45 \times \mathrm{tCK}$ | $0.55 \times \mathrm{tCK}$ | 0.45xtck | $0.55 \times$ tck | $0.45 \times$ tck | $0.55 \times \mathrm{tcK}$ |  | 4 |
| tDSS | DS Input Falling <br> Edge to Clock Setup <br> Time | $C_{L}=4$ | 0.75 | - | 0.8 | - | 1.0 | - |  | 3, 4 |
|  |  | $C_{L}=5$ | 0.75 | - | 0.8 | - | 1.0 | - |  | 3, 4 |
|  |  | $C_{L}=6$ | 0.75 | - | 0.8 | - | 1.0 | - |  | 3, 4 |
| tDSPST | DS (write) Postamble Pulse Width |  | $0.45 \times \mathrm{t}$ CK | - | $0.45 \times \mathrm{t} \mathrm{CK}$ | - | $0.45 \times \mathrm{t} \mathrm{CK}$ | - |  | 4 |
| tDSPSTH | DS (write) Postamble Hold Time | $C_{L}=4$ | 0.75 | - | 0.8 | - | 1.0 | - |  | 3, 4 |
|  |  | $C_{L}=5$ | 0.75 | - | 0.8 | - | 1.0 | - |  | 3, 4 |
|  |  | $C_{L}=6$ | 0.75 | - | 0.8 | - | 1.0 | - |  | 3, 4 |
| tDSSK | UDS - LDS Skew |  | $-0.4 \times \mathrm{tCK}$ | $0.4 \times \mathrm{t} \mathrm{CK}$ | $-0.4 \times \mathrm{tCK}$ | $0.4 \times \mathrm{tcK}$ | $-0.4 \times \mathrm{t} \mathrm{CK}$ | $0.4 \times \mathrm{tCK}$ |  |  |
| tDS | Data Input Setup Time from DS |  | 0.3 | - | 0.35 | - | 0.4 | - |  | 4, 11 |
| tDH | Data Input Hold Time from DS |  | 0.3 | - | 0.35 | - | 0.4 | - |  | 4, 11 |
| tis | Command/Address Input Setup Time |  | 0.6 | - | 0.6 | - | 0.7 | - |  | 3 |
| $\mathrm{t}_{\mathrm{H}}$ | Command/Address Input Hold Time |  | 0.6 | - | 0.6 | - | 0.7 | - |  | 3 |

Rev 1.3

AC CHARACTERISTICS AND OPERATING CONDITIONS (Notes: 1, 2) (continued)

| SYMBOL | PARAMETER |  | -30 |  | -33 |  | -40 |  | UNIT | NOTES |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | MAX | MIN | MAX | MIN | MAX |  |  |
| tLZ | Data-out Low Impedance Time from CLK |  | -0.5 | - | -0.5 | - | -0.6 | - | ns | 3, 6, 8 |
| $t_{\text {Hz }}$ | Data-out High Impedance Time from CLK |  | - | 0.5 | - | 0.5 | - | 0.6 |  | 3, 7, 8 |
| tQPDH | Last output to $\overline{\mathrm{PD}}$ High Hold Time |  | 0 | - | 0 | - | 0 | - |  |  |
| tpdex | Power Down Exit Time |  | 0.6 | - | 0.6 | - | 0.7 | - |  | 3 |
| ${ }_{\text {t }}$ | Input Transition Time |  | 0.1 | 1 | 0.1 | 1 | 0.1 | 1 |  |  |
| tFPDL | $\overline{\mathrm{PD}}$ Low Input Window for Self-Refresh Entry |  | $-0.5 \times$ tck | 5 | $-0.5 \times$ tck | 5 | -0.5 $\times$ tck | 5 |  | 3 |
| trefi | Auto-Refresh Average Interval |  | 0.4 | 3.9 | 0.4 | 3.9 | 0.4 | 3.9 | $\mu \mathrm{S}$ | 5 |
| tpause | Pause Time after Power-up |  | 200 | - | 200 | - | 200 | - |  |  |
| IRC | Random Read/Write Cycle Time (applicable to same bank) | $C_{L}=4$ | 5 | - | 5 | - | 5 | - | cycle |  |
|  |  | $C_{L}=5$ | 6 | - | 6 | - | 6 | - |  |  |
|  |  | $\mathrm{C}_{\mathrm{L}}=6$ | 7 | - | 7 | - | 7 | - |  |  |
| IRCD | RDA/WRA to LAL Command Input Delay (applicable to same bank) |  | 1 | 1 | 1 | 1 | 1 | 1 |  |  |
| IRAS | LAL to RDAWRA Command Input Delay (applicable to same bank) | $C_{L}=4$ | 4 | - | 4 | - | 4 | - |  |  |
|  |  | $C_{L}=5$ | 5 | - | 5 | - | 5 | - |  |  |
|  |  | $C_{L}=6$ | 6 | - | 6 | - | 6 | - |  |  |
| IRBD | Random Bank Access Delay (applicable to other bank) |  | 2 | - | 2 | - | 2 | - |  |  |
| IRWD | LAL following RDA to WRA Delay (applicable to other bank) | $B_{L}=2$ | 2 | - | 2 | - | 2 | - |  |  |
|  |  | $B_{L}=4$ | 3 | - | 3 | - | 3 | - |  |  |
| IWRD | LAL following WRA to RDA Delay (applicable to other bank) |  | 1 | - | 1 | - | 1 | - |  |  |
| IRSC | Mode Register Set Cycle Time | $C_{L}=4$ | 7 | - | 7 | - | 7 | - |  |  |
|  |  | $\mathrm{C}_{\mathrm{L}}=5$ | 7 | - | 7 | - | 7 | - |  |  |
|  |  | $\mathrm{C}_{\mathrm{L}}=6$ | 7 | - | 7 | - | 7 | - |  |  |
| IPD | $\overline{P D}$ Low to Inactive State of Input Buffer |  | - | 2 | - | 2 | - | 2 |  |  |
| IPDA | $\overline{\mathrm{PD}}$ High to Active State of Input Buffer |  | 1 | - | 1 | - | 1 | - |  |  |
| IpdV | Power down mode valid from REF command | $\mathrm{C}_{\mathrm{L}}=4$ | 19 | - | 19 | - | 19 | - |  |  |
|  |  | $C_{L}=5$ | 23 | - | 23 | - | 23 | - |  |  |
|  |  | $\mathrm{C}_{\mathrm{L}}=6$ | 25 | - | 25 | - | 25 | - |  |  |
| Irefc | Auto-Refresh Cycle Time | $\mathrm{C}_{\mathrm{L}}=4$ | 19 | - | 19 | - | 19 | - |  |  |
|  |  | $C_{L}=5$ | 23 | - | 23 | - | 23 | - |  |  |
|  |  | $\mathrm{C}_{\mathrm{L}}=6$ | 25 | - | 25 | - | 25 | - |  |  |
| ICKD | REF Command to Clock Input Disable at Self-Refresh Entry |  | Irefc | - | Irefc | - | $I_{\text {I EFF }}$ | - |  |  |
| Lock | DLL Lock-on Time (applicable to RDA command) |  | 200 | - | 200 | - | 200 | - |  |  |

AC TEST CONDITIONS

| SYMBOL | PARAMETER | VALUE | UNIT | NOTES |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ (min) | Input High Voltage (minimum) | $\mathrm{V}_{\text {REF }}+0.2$ | V |  |
| $\mathrm{V}_{\mathrm{IL}}$ (max) | Input Low Voltage (maximum) | $\mathrm{V}_{\text {REF }}-0.2$ | V |  |
| $V_{\text {REF }}$ | Input Reference Voltage | $\mathrm{V}_{\text {DDQ }} / 2$ | V |  |
| $\mathrm{V}_{\text {TT }}$ | Termination Voltage | $\mathrm{V}_{\text {REF }}$ | V |  |
| $V_{\text {SWING }}$ | Input Signal Peak to Peak Swing | 0.8 | V |  |
| Vr | Differential Clock Input Reference Level | $\mathrm{V}_{\mathrm{X}}(\mathrm{AC})$ | V |  |
| $\mathrm{V}_{\text {ID }}(\mathrm{AC})$ | Input Differential Voltage | 1.0 | V |  |
| SLEW | Input Signal Minimum Slew Rate | 2.5 | V/ns |  |
| V OTR | Output Timing Measurement Reference Voltage | $\mathrm{V}_{\text {DDQ }} / 2$ | V | 9 |


$\operatorname{SLEW}=\left(\mathrm{V}_{\mathrm{IH} \text { min }}(\mathrm{AC})-\mathrm{V}_{\mathrm{IL} \text { max }}(\mathrm{AC})\right) / \Delta \mathrm{T}$


AC Test Load

NOTES:
(1) Transition times are measured between $V_{I H} \min (D C)$ and $V_{I L} \max (D C)$. Transition (rise and fall) of input signals have a fixed slope.
(2) If the result of nominal calculation with regard to tcK contains more than one decimal place, the result is rounded up to the nearest decimal place.
(i.e., $\mathrm{tDQSS}=0.8 \times \mathrm{tcK}, \mathrm{tcK}=3.3 \mathrm{~ns}, 0.8 \times 3.3 \mathrm{~ns}=2.64 \mathrm{~ns}$ is rounded up to 2.7 ns .)
(3) These parameters are measured from the differential dock (CLK and $\overline{C L K}$ ) AC cross point.
(4) These parameters are measured from signal transition point of DS crossing VREF level.
(5) The tREFI (max) applies to equally distributed refresh method.

The tREFI ( min ) applies to both burst refresh method and distributed refresh method.
In such case, the average interval of eight consecutive Auto-Refresh commands has to be more than 400 ns always. In other words, the number of Auto-Refresh cycles which can be performed within $3.2 \mu \mathrm{~s}$ ( $8 \times 400 \mathrm{~ns}$ ) is to 8 times in the maximum.
(6) Low Impedance State is specified at $\mathrm{VDDQ} / 2 \pm 0.1 \mathrm{~V}$ from steady state.
(7) High Impedance State is specified where output buffer is no longer driven.
(8) These parameters depend on the clock jitter. These parameters are measured at stable clock.
(9) Output timing is measured by using Normal driver strength at $\mathrm{V} D \mathrm{DQ}=1.7 \mathrm{~V} \sim 1.9 \mathrm{~V}$. Output timing is measured by using Strong driver strength at $\mathrm{V} D \mathrm{DQ}=1.4 \mathrm{~V} \sim 1.6 \mathrm{~V}$.
(10) These parameters are measured at tcK = minimum $\sim 6.0 \mathrm{~ns}$. When tcK is longer than 6.0 ns , these parameters are specified as below for all speed version.

(11) These parameters are measured at $\mathrm{VDDQ}=1.7 \mathrm{~V} \sim 1.9 \mathrm{~V}$. Both tDS and tDH at VDDQ $=1.4 \mathrm{~V} \sim 1.6 \mathrm{~V}$ are specified as below for all speed version. $\operatorname{tDS}(\mathrm{MIN})=0.4 \mathrm{~ns}, \mathrm{t}_{\mathrm{DH}}(\mathrm{MIN})=0.4 \mathrm{~ns}$

Rev 1.3

## POWER UP SEQUENCE

(1) As for $\overline{\mathrm{PD}}$, being maintained by the low state $(\leq 0.2 \mathrm{~V})$ is desirable before a power-supply injection.
(2) Apply VDD before or at the same time as VDDQ.
(3) Apply VDDQ before or at the same time as VREF.
(4) Start clock (CLK, $\overline{\mathrm{CLK}}$ ) and maintain stable condition for $200 \mu \mathrm{~s}(\mathrm{~min})$.
(5) After stable power and clock, apply DESL and take PD $=\mathrm{H}$.
(6) Issue EMRS to enable DLL and to define driver strength and data strobe type. (Note: 1)
(7) Issue MRS for set $\overline{C A S}$ Iatency (CL), Burst Type (BT), and Burst Length (BL). (Note: 1)
(8) Issue two or moreAuto-Refresh commands (Note: 1).
(9) Ready for normal operation after 200 clocks from Extended Mode Register programming.

## NOTES:

(1) Sequence 6, 7 and 8 can be issued in random order.
(2) L = Logic Low, H = Logic High
(3) DQ output is $\mathrm{Hi}-\mathrm{Z}$ state during power upsequence.


Rev 1.3

## TIMING DIAGRAMS

## Input Timing



Timing of the CLK, $\overline{\text { CLK }}$


Rev 1.3

Read Timing (Burst Length $=4$ )
Unidirectional DS/QS mode


Rev 1.3

Read Timing (Burst Length $=4$ )
Unidirectional DS/QS mode


Note: DQ0 to DQ35 are aligned with QS.
The correspondence of LQS, UQS to DQ.

| LQS | DQ0~DQ17 |
| :---: | :---: |
| UQS | DQ18~DQ35 |

## Read Timing (Burst Length $=4$ )

Unidirectional DS/Free Running QS mode


Rev 1.3

Read Timing (Burst Length $=4$ )
Unidirectional DS/Free Running QS mode


Note: DQ0 to DQ35 are aligned with QS
The correspondence of LQS, UQS to DQ

| LQS | DQ0~DQ17 |
| :---: | :---: |
| UQS | DQ18~DQ35 |

Write Timing (Burst Length = 4)
Unidirectional DS/QS mode, Unidirectional DS/Free Running QS mode


Rev 1.3


Note: "IXXXX" means "I $I_{R C}$ ", "IRCD", "I $I_{R A S}$ ", etc.

## FUNCTION TRUTH TABLE (Notes: 1, 2, 3)

Command Truth Table (Notes: 4)

- The First Command

| SYMBOL | FUNCTION | $\overline{C S}$ | FN | BA1~BAO | A13~A10 | A9~A8 | $A 7$ | $A 6 \sim A 0$ |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DESL | Device Deselect | $H$ | $\times$ | $\times$ | $\times$ | $\times$ | $\times$ | $\times$ |
| RDA | Read with Auto-close | L | $H$ | $B A$ | UA | UA | UA | UA |
| WRA | Write with Auto-close | L | L | BA | UA | UA | UA | UA |

- The Second Command (The next clock of RDA or WRA command)

| SYMBOL | FUNCTION | $\overline{\mathrm{CS}}$ | FN | BA1~ <br> BA 0 | A13~ <br> A 12 | A11~ <br> A10 | $\mathrm{A9}$ | A 8 | A7 | A6~A0 |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LAL | Lower Address Latch | H | $\times$ | $\times$ | V | $\times$ | $\times$ | $\times$ | $\times$ | LA |
| REF | Auto-Refresh | L | $\times$ | $\times$ | $\times$ | $\times$ | $\times$ | $\times$ | $\times$ | $\times$ |
| MRS | Mode Register Set | L | $\times$ | V | L | L | L | L | V | V |

Notes: 1. L = Logic Low, H = Logic High, $x=$ either L or H, V = Valid (specified value), BA = Bank Address, UA = Upper Address, LA = Lower Address
2. All commands are assumed to issue at a valid state.
3. All inputs for command (excluding SELFX and PDEX) are latched on the crossing point of differential clock input where CLK goes to High.
4. Operation mode is decided by the combination of 1st command and 2nd command. Refer to "STATE DIAGRAM" and the command table below.

Read Command Table

| COMMAND (SYMBOL) | $\overline{C S}$ | FN | BA1~BA0 | A13~A10 | A9~A8 | $A 7$ | $A 6 \sim A 0$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| RDA (1st) | L | $H$ | BA | UA | UA | UA | UA |
| LAL (2nd) | $H$ | $\times$ | $\times$ | $\times$ | $\times$ | $\times$ | LA |

## Write Command Table

| COMMAND(SYMBOL) | $\overline{\mathrm{CS}}$ | FN | BA1~BA0 | A13 | A12 | A11 | A10 | A9~A8 | A7 | A6~A0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| WRA (1st) | L | L | BA | UA | UA | UA | UA | UA | UA | UA |
| LAL (2nd) | $H$ | $\times$ | $\times$ | VW0 | VW1 | $\times$ | $\times$ | $\times$ | $\times$ | LA |

Notes: 5. A13~ A12 are used for Variable Write Length (VW) control at Write Operation.

## VW Truth Table

| Burst Length | Function | VW0 | VW1 |
| :---: | :--- | :---: | :---: |
|  | Write All Words | L | $\times$ |
|  | Write First One Word | H | $\times$ |
| $\mathrm{BL}=4$ | Reserved | L | L |
|  | Write All Words | H | L |
|  | Write First Two Words | L | H |
|  | Write First One Word | H | H |

## FUNCTION TRUTH TABLE (continued)

Mode Register Set Command Table

| COMMAND (SYMBOL) | $\overline{C S}$ | FN | BA1~BA0 | A13~A9 | A8 | A7 | A6~A0 | NOTES |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| RDA (1st) | L | H | $\times$ | $\times$ | $\times$ | $\times$ | $\times$ |  |
| MRS (2nd) | L | $\times$ | V | V | V | V | V | 6 |

Notes: 6. Refer to "MODE REGISTER TABLE".

## Auto-Refresh Command Table

| FUNCTION | COMMAND (SYMBOL) | CURRENT STATE | $\overline{P D}$ |  | $\overline{\mathrm{CS}}$ | FN | BA1~BA0 | A13~A9 | A8 | A7 | A6~A0 | NOTES |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | n -1 | n |  |  |  |  |  |  |  |  |
| Active | WRA (1st) | Standby | H | H | L | L | $\times$ | $\times$ | $\times$ | $\times$ | $\times$ |  |
| Auto-Refresh | REF (2nd) | Active | H | H | L | $\times$ | $\times$ | $\times$ | $\times$ | $\times$ | $\times$ |  |

## Self-Refresh Command Table

| FUNCTION | COMMAND (SYMBOL) | CURRENT STATE | $\overline{P D}$ |  | $\overline{\mathrm{CS}}$ | FN | BA1~BA0 | A13~A9 | A8 | A7 | A6~A0 | NOTES |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | n -1 | n |  |  |  |  |  |  |  |  |
| Active | WRA (1st) | Standby | H | H | L | L | $\times$ | $\times$ | $\times$ | $\times$ | $\times$ |  |
| Self-Refresh Entry | REF (2nd) | Active | H | L | L | $\times$ | $\times$ | $\times$ | $\times$ | $\times$ | $\times$ | 7, 8 |
| Self-Refresh Continue | - | Self-Refresh | L | L | $\times$ | $\times$ | $\times$ | $\times$ | $\times$ | $\times$ | $\times$ |  |
| Self-Refresh Exit | SELFX | Self-Refresh | L | H | H | $\times$ | $\times$ | $\times$ | $\times$ | $\times$ | $\times$ | 9 |

Power Down Table

| FUNCTION | COMMAND (SYMBOL) | CURRENT STATE | $\overline{\text { PD }}$ |  | $\overline{\mathrm{CS}}$ | FN | BA1~BA0 | A13~A9 | A8 | A7 | A6~A0 | NOTES |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\mathrm{n}-1$ | n |  |  |  |  |  |  |  |  |
| Power Down Entry | PDEN | Standby | H | L | H | $\times$ | $\times$ | $\times$ | $\times$ | $\times$ | $\times$ | 8 |
| Power Down Continue | - | Power Down | L | L | $\times$ | $\times$ | $\times$ | $\times$ | $\times$ | $\times$ | $\times$ |  |
| Power Down Exit | PDEX | Power Down | L | H | H | $\times$ | $\times$ | $\times$ | $\times$ | $\times$ | $\times$ | 9 |

Notes: 7. $\overline{\mathrm{PD}}$ has to be brought to Low within tFPDL from REF command.
8. $\overline{P D}$ should be brought to Low after DQ's state turned high impedance.
9. When $\overline{\mathrm{PD}}$ is brought to High from Low, this function is executed asynchronously.

## FUNCTION TRUTH TABLE (continued)

| CURRENT STATE | $\overline{\mathrm{PD}}$ |  | $\overline{\mathrm{CS}}$ | FN | ADDRESS | COMMAND | ACTION | NOTES |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\mathrm{n}-1$ | n |  |  |  |  |  |  |
| Idle | H | H | H | $\times$ | $\times$ | DESL | NOP |  |
|  | H | H | L | H | BA, UA | RDA | Row activate for Read |  |
|  | H | H | L | L | BA, UA | WRA | Row activate for Write |  |
|  | H | L | H | $\times$ | $\times$ | PDEN | Power Down Entry | 10 |
|  | H | L | L | $\times$ | $\times$ | - | Illegal |  |
|  | L | $\times$ | $\times$ | $\times$ | $\times$ | - | Refer to Power Down State |  |
| Row Active for Read | H | H | H | $\times$ | LA | LAL | Begin Read |  |
|  | H | H | L | $\times$ | Op-code | MRS/EMRS | Access to Mode Register |  |
|  | H | L | H | $\times$ | $\times$ | PDEN | Illegal |  |
|  | H | L | L | $\times$ | $\times$ | MRS/EMRS | Illegal |  |
|  | L | $\times$ | $\times$ | $\times$ | $\times$ | - | Invalid |  |
| Row Active for Write | H | H | H | $\times$ | LA | LAL | Begin Write |  |
|  | H | H | L | $\times$ | $\times$ | REF | Auto-Refresh |  |
|  | H | L | H | $\times$ | $\times$ | PDEN | Illegal |  |
|  | H | L | L | $\times$ | $\times$ | REF (self) | Self-Refresh Entry |  |
|  | L | $\times$ | $\times$ | $\times$ | $\times$ | - | Invalid |  |
| Read | H | H | H | $\times$ | $\times$ | DESL | Continue Burst Read to End |  |
|  | H | H | L | H | BA, UA | RDA | Illegal | 11 |
|  | H | H | L | L | BA, UA | WRA | Illegal | 11 |
|  | H | L | H | $\times$ | $\times$ | PDEN | Illegal |  |
|  | H | L | L | $\times$ | $\times$ | - | Illegal |  |
|  | L | $\times$ | $\times$ | $\times$ | $\times$ | - | Invalid |  |
| Write | H | H | H | $\times$ | $\times$ | DESL | Data Write\&Continue Burst Write to End |  |
|  | H | H | L | H | BA, UA | RDA | Illegal | 11 |
|  | H | H | L | L | BA, UA | WRA | Illegal | 11 |
|  | H | L | H | $\times$ | $\times$ | PDEN | Illegal |  |
|  | H | L | L | $\times$ | $\times$ | - | Illegal |  |
|  | L | $\times$ | $\times$ | $\times$ | $\times$ | - | Invalid |  |
| Auto-Refreshing | H | H | H | $\times$ | $\times$ | DESL | NOP $\rightarrow$ Idle after IREFC |  |
|  | H | H | L | H | BA, UA | RDA | Illegal |  |
|  | H | H | L | L | BA, UA | WRA | Illegal |  |
|  | H | L | H | $\times$ | $\times$ | PDEN | Self-Refresh Entry | 12 |
|  | H | L | L | $\times$ | $\times$ | - | Illegal |  |
|  | L | $\times$ | $\times$ | $\times$ | $\times$ | - | Refer to Self-Refreshing State |  |
| Mode Register Accessing | H | H | H | $\times$ | $\times$ | DESL | NOP $\rightarrow$ Idle after IRSC |  |
|  | H | H | L | H | BA, UA | RDA | Illegal |  |
|  | H | H | L | L | BA, UA | WRA | Illegal |  |
|  | H | L | H | $\times$ | $\times$ | PDEN | Illegal |  |
|  | H | L | L | $\times$ | $\times$ | - | Illegal |  |
|  | L | $\times$ | $\times$ | $\times$ | $\times$ | - | Invalid |  |
| Power Down | H | $\times$ | $\times$ | $\times$ | $\times$ | - | Invalid |  |
|  | L | L | $\times$ | $\times$ | $\times$ | - | Maintain Power Down Mode |  |
|  | L | H | H | $\times$ | $\times$ | PDEX | Exit Power Down Mode $\rightarrow$ Idle after tPDEX |  |
|  | L | H | L | $\times$ | $\times$ | - | Illegal |  |
| Self-Refreshing | H | $\times$ | $\times$ | $\times$ | $\times$ | - | Invalid |  |
|  | L | L | $\times$ | $\times$ | $\times$ | - | Maintain Self-Refresh |  |
|  | L | H | H | $\times$ | $\times$ | SELFX | Exit Self-Refresh $\rightarrow$ Idle after I ${ }_{\text {REFC }}$ |  |
|  | L | H | L | $\times$ | $\times$ | - | Illegal |  |

Notes: 10. Illegal if any bank is not idle.
11. Illegal to bank in specified states; Function may be legal in the bank inidicated by Bank Address (BA).
12. Illegal if $t_{\text {FPDL }}$ is not satisfied.

MODE REGISTER TABLE
Regular Mode Register (Notes: 1)


## Extended Mode Register (Notes: 4)

| ADDRESS | $\mathrm{BA1}^{* 4}$ | $\mathrm{BAO}{ }^{* 4}$ | $\mathrm{~A} 13 \sim \mathrm{~A} 7$ | $\mathrm{~A} 6 \sim \mathrm{~A} 5$ | $\mathrm{~A} 4 \sim \mathrm{~A} 3$ | $\mathrm{~A} 2 \sim \mathrm{~A} 1$ | $\mathrm{~A} 0 * 5$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Register | 0 | 1 | 0 | SS | DIC (QS) | DIC (DQ) | DS |


| A6 | A5 | STROBE SELECT |
| :---: | :---: | :---: |
| 0 | 0 | Reserved ${ }^{* 2}$ |
| 0 | 1 | Reserved ${ }^{* 2}$ |
| 1 | 0 | Unidirectional DS/QS |
| 1 | 1 | Unidirectional DS/Free Running QS |


| QS |  | DQ |  | OUTPUT DRIVE IMPEDANCE CONTROL |
| :---: | :---: | :---: | :---: | :---: |
| (DIC) |  |  |  |  |


| A0 | DLL SWITCH (DS) |
| :---: | :---: |
| 0 | DLL Enable |
| 1 | DLL Disable |

Notes: 1. Regular Mode Register is chosen using the combination of $B A 0=0$ and $B A 1=0$.
2. "Reserved" places in Regular Mode Register should not be set.
3. A7 in Regular Mode Register must be set to "0" (low state).

Because Test Mode is specific mode for supplier.
4. Extended Mode Register is chosen using the combination of $\mathrm{BA} 0=1$ and $\mathrm{BA} 1=0$.
5. A0 in Extended Mode Register must be set to " 0 " to enable DLL for normal operation.

Rev 1.3

## STATE DIAGRAM



The second command at Active state must be issued 1 clock after RDA or WRA command input.

## TIMING DIAGRAMS

## SINGLE BANK READ TIMING (CL = 4)


Command

Unidirectional DS/QS mode
$B L=2$

$B L=4$


Unidirectional DS/Free Running QS mode
$B L=2$


Rev 1.3


Unidirectional DS/QS mode
$B L=2$


Unidirectional DS/Free Running QS mode
BL =


Rev 1.3



Unidirectional DS/QS mode
$B L=2$


Unidirectional DS/Free Running QS mode


Rev 1.3
Command

Bank Add.

Unidirectional DS/QS mode


Unidirectional DS/Free Running QS mode


Rev 1.3
Command

Unidirectional DS/QS mode


Unidirectional DS/Free Running QS mode


Rev 1.3


Rev 1.3
Command $\sqrt{2}$



Unidirectional DS/QS mode


Unidirectional DS/Free Running QS mode


Rev 1.3





Unidirectional DS/QS mode


Unidirectional DS/Free Running QS mode


Rev 1.3


Rev 1.3


Unidirectional DS/Free Running QS mode
$B L=2$


Note: I IRC to the same bank must be satisfied.
Rev 1.3

MULTIPLE BANK READ TIMING $(\mathrm{CL}=5)$


Unidirectional DS/Free Running QS mode


Rev 1.3

MULTIPLE BANK READ TIMING $(\mathrm{CL}=6)$


Unidirectional DS/Free Running QS mode


Rev 1.3

MULTIPLE BANK WRITE TIMING $(C L=4)$


Unidirectional DS/Free Running QS mode


Note: IRC to the same bank must be satisfied.
Rev 1.3

MULTIPLE BANK WRITE TIMING $(C L=5)$


Unidirectional DS/Free Running QS mode


Note: IRC to the same bank must be satisfied.
Rev 1.3

MULTIPLE BANK WRITE TIMING $(\mathrm{CL}=6)$


Unidirectional DS/Free Running QS mode


Note: IRC to the same bank múst be satisfied:
Rev 1.3



Rev 1.3

## WRITE with VARIABLE WRITE LENGTH (VW) CONTROL (CL = 4)

 $B L=2$, SEQUENTIAL MODE



Note: DS input must be continued till end of burst count even if some of laster data is masked.

Rev 1.3

POWER DOWN TIMING $(C L=4, B L=4)$
Read cycle to Power Down Mode


Note: $\overline{\mathrm{PD}}$ must be kept "High" level until end of Burst data output.
$\overline{\mathrm{PD}}$ should be brought to "High" within treFI(max.) to maintain the data written into cell.
In Power Down Mode, $\overline{P D}$ "Low" and a stable clock signal must be maintained.
When $\overline{\mathrm{PD}}$ is brought to "High", a valid executable command may be applied IPDA cycles later.

Rev 1.3

POWER DOWN TIMING $(C L=4, B L=4)$
Write cycle to Power Down Mode


Note: $\overline{\mathrm{PD}}$ must be kept "High" level until WL+2 clock cycles from LAL command.
$\overline{\mathrm{PD}}$ should be brought to "High" within trefl(max.) to maintain the data written into cell.
In Power Down Mode, PD "Low" and a stable clock signal must be maintained.
When $\overline{\mathrm{PD}}$ is brought to "High", a valid executable command may be applied IPDA cycles later.

Rev 1.3

MODE REGISTER SET TIMING (CL = 4, BL = 2)
From Read operation to Mode Register Set operation.


Bank Add.




Unidirectional DS/QS mode


Note: Minimum delay from LAL following RDA to RDA of MRS operation is CL+BL/2 clock cycles.

Rev 1.3

MODE REGISTER SET TIMING (CL = 4, BL = 4)
From Write operation to Mode Register Set operation.


Note: Minimum delay from LAL following WRA to RDA of MRS operation is WL+BL/2 clock cycles.

Rev 1.3

EXTENDED MODE REGISTER SET TIMING (CL = 4, BL = 2)
From Read operation to Extended Mode Register Set operation.


Note: Minimum delay from LAL following RDA to RDA of EMRS operation is CL+BL/2 clock cycles.
When DQ strobe mode is changed by EMRS, QS output is invalid for IRSC period.
DLL switch in Extended Mode Register must be set to enable mode for normal operation. DLL lock-on time is needed after initial EMRS operation. See Power Up Sequence.

## EXTENDED MODE REGISTER SET TIMING (CL = 4, BL = 4)

From Write operation to Extended Mode Register Set operation.


Note: When DQ strobe mode is changed by EMRS, QS output is invalid for $I_{\text {RSC }}$ period.
DLL switch in Extended Mode Register must be set to enable mode for normal operation.
DLL lock-on time is needed after initial EMRS operation. See Power Up Sequence.
Minimum delay from LAL following WRA to RDA of EMRS operation is WL+BL/2 clock cycles.

Rev 1.3

AUTO-REFRESH TIMING $(C L=4, B L=4)$


Note: In case of $C L=4$, I REFC must be meet 19 clock cycles.
When the Auto-Refresh operation is performed, the synthetic average interval of Auto-Refresh command specified by tREFI must be satisfied.
$t_{\text {REFI }}$ is average interval time in 8 Refresh cycles that is sampled randomly.


Rev 1.3

## SELF-REFRESH ENTRY TIMING

Unidirectional DS/QS mode

2. PD must be brought to "Low" within the timing between $t_{\text {FPDL }}(\min )$ and $t_{\text {FPDL }}(m a x)$ to Self Refresh mode. When $\overline{\mathrm{PD}}$ is brought to "Low" after IPDV, TC59LM836DKB perform Auto Refresh and enter Power down mode. In case of $\overline{\text { PD }}$ fall between $t_{\text {FPDL }}(m a x)$ and IPDV, TC59LM836DKB will either entry Self-Refresh mode or Power down mode after Auto-Refresh operation.
3. It is desirable that clock input is continued at least $I_{C K D}$ from REF command even though $\overline{\mathrm{PD}}$ is brought to "Low" for Self-Refresh Entry.
4. In case of Self-Refresh entry after Write Operation, the delay time from the LAL command following WRA to the REF command is Write latency (WL)+2 clock cycles minimum.

## SELF-REFRESH EXIT TIMING

Unidirectional DS/QS mode


Notes:
. $Z$ is don't care.
2. Clock should be stable prior to $\overline{\mathrm{PD}}=$ "High" if clock input is suspended in Self-Refresh mode.
3. DESL command must be asserted during I REFC after $\overline{P D}$ is brought to "High".
4. It is desirable that one Auto-Refresh command is issued just after Self-Refresh Exit before any other operation.
5. Any command (except Read command) can be issued after IREFC
6. Read command (RDA + LAL) can be issued after lLOCK.

## SELF-REFRESH ENTRY TIMING

Unidirectional DS/Free Running QS mode


Notes: 1.

$$
\text { . } \not \subset / \text { is don't care. }
$$

2. $\overline{\mathrm{PD}}$ must be brought to "Low" within the timing between $\mathrm{t}_{\mathrm{FPDL}}(\min )$ and $t_{\text {FPDL }}(\max )$ to Self Refresh mode. When $\overline{\mathrm{PD}}$ is brought to "Low" after IPDV, TC59LM836DKB perform Auto Refresh and enter Power down mode. In case of $\overline{P D}$ fall between $t_{\text {FPDL }}$ (max) and IPDV, TC59LM836DKB will either entry Self-Refresh mode or Power down mode after Auto-Refresh operation.
3. It is desirable that clock input is continued at least ICKD from REF command even though $\overline{P D}$ is brought to "Low" for Self-Refresh Entry.

## SELF-REFRESH EXIT TIMING

Unidirectional DS/Free Running QS mode


Rev 1.3

## FUNCTIONAL DESCRIPTION

## TM <br> Network FCRAM

The FCRAM ${ }^{\text {TM }}$ is an acronym of F ast Cycle Random Access Memory.
The Network FCRAM ${ }^{\text {TM }}$ is competent to perform fast random core access, low latency and high-speed data transfer.

## PIN FUNCTIONS

## CLOCK INPUTS: CLK \& CLK

The CLK and $\overline{C L K}$ inputs are used as the reference for synchronous operation. CLK is master clock input. The $\overline{C S}, F N$ and all address input signals are sampled on the crossing of the positive edge of CLK and the negative edge of $\overline{C L K}$. The QS and DQ output data are aligned to the crossing point of CLK and $\overline{C L K}$. The timing reference point for the differential clock is when the CLK and $\overline{\mathrm{CLK}}$ signals cross during a transition.

## POWER DOWN: $\overline{P D}$

The PD input controls the entry to the Power Down or Self-Refresh modes. The $\overline{\mathrm{PD}}$ input does not have a Clock Suspend function like a CKE input of a standard SDRAMs, therefore it is illegal to bring $\overline{\mathrm{PD}}$ pin into Iow state if any Read or Write operation is being performed.

## CHIP SELECT \& FUNCTION CONTROL: $\overline{\mathrm{CS}} \& \mathrm{FN}$

The $\overline{C S}$ and $F N$ inputs are a control signal for forming the operation commands on FCRAM ${ }^{\text {TM }}$. Each operation mode is decided by the combination of the two consecutive operation commands using the $\overline{\mathrm{CS}}$ and FN inputs.

## BANK ADDRESSES: BA0 \& BA1

The BA0 and BA1 inputs are latched at the time of assertion of the RDA or WRA command and are selected the bank to be used for the operation. BAO and BA1 also define which mode register is loaded during the M ode Register Set command (MRS or EMRS).

|  | BA0 | BA1 |
| :---: | :---: | :---: |
| Bank \#0 | 0 | 0 |
| Bank \#1 | 1 | 0 |
| Bank \#2 | 0 | 1 |
| Bank \#3 | 1 | 1 |

## ADDRESS INPUTS: A0~A13

Address inputs are used to access the arbitrary address of the memory cell array within each bank. The Upper Addresses with Bank addresses are latched at the RDA or WRA command and the Lower Addresses are latched at the LAL command. The A0 to A13 inputs are also used for setting the data in the Regular or Extended Mode Register set cycle.

| I/O Organization | UPPER ADDRESS | LOWER ADDRESS |
| :---: | :---: | :---: |
| 36 bits | $\mathrm{A} 0 \sim \mathrm{~A} 13$ | $\mathrm{~A} 0 \sim \mathrm{~A} 6$ |

Rev 1.3

## DATA INPUT/OUTPUT: DQ0~DQ35

The input data of DQ0 to DQ35 are taken in synchronizing with the both edges of DS input signal. The output data of DQ0 to DQ35 are outputted synchronizing with the both edges of QS output signal.

## DATA STROBE: LDS, UDS, LQS, UQS

Method of data strobe is chosen by Extended mode register. LDS and LQS are for DQ0 to DQ17. UDS and UQS are for DQ18 to DQ35.
(1) Unidirectional DS / QS mode

DS is input signal and QS is output signal. Both edges of DS are used to sample all DQs at Write operation. Both edges of QS are used for trigger signal of all DQs at Read operation. During Write, Auto-Refresh and NOP cycle, QS assert always "Low" level. QS is Hi-Z in Self-Refresh mode.
(2) Unidirectional DS / Free running QS mode

DS is input signal and QS is output signal. Both edge of DS are used to sample all DQs at Write operation. Both edges of QS are used for trigger signal of all DQs at Read operation. QS assert always toggle signal except Self-Refresh mode. This strobe type is easy to use for pin to pin connect application.

## POWER SUPPLY: Vdd, VddQ, Vss, VssQ

VDD and VSS are power supply pins for memory core and peripheral circuits.
VDDQ and VSSQ are power supply pins for the output buffer.

## REFERENCE VOLTAGE: VREF

$V_{\text {REF }}$ is reference voltage for all input signals.

## COMMAND FUNCTIONS and OPERATIONS

TC59LM836DKB are introduced the two consecutive command input method. Therefore, except for Power Down mode, each operation mode decided by the combination of the first command and the second command from stand-by states of the bank to be accessed.

## Read Operation (1st command + 2nd command = RDA + LAL)

Issuing the RDA command with Bank Addresses and Upper Addresses to the idle bank puts the bank designated by Bank Address in a read mode. When the LAL command with Lower Addresses is issued at the next clock of the RDA command, the data is read out sequentially synchronizing with the both edges of QS output signal (Burst Read Operation). The initial valid read data appears after $\overline{C A S}$ latency from the issuing of the LAL command. The valid data is outputted for a burst length. The $\overline{C A S}$ latency, the burst length of read data and the burst type must be set in the Mode Register beforehand. The read operated bank goes back automatically to the idle state after IRC.

## Write Operation (1st command +2 nd command $=$ WRA + LAL)

Issuing the WRA command with Bank Addresses and Upper Addresses to the idle bank puts the bank designated by Bank Address in a write mode. When the LAL command with Lower Addresses is issued at the next clock of the WRA command, the input data is latched sequentially synchronizing with the both edges of DS input signal (Burst Write Operation). The data and DS inputs have to be asserted in keeping with clock input after $\overline{C A S}$ latency-1 from the issuing of the LAL command. The DS has to be provided for a burst length. The $\overline{\mathrm{CAS}}$ latency and the burst type must be set in the Mode Register beforehand. The write operated bank goes back automatically to the idle state after IRC. Write Burst Length is controlled by VW0 and VW1 inputs with LAL command. See VW truth table.

## Auto-Refresh Operation (1st command + 2nd command = WRA + REF)

TC59LM836DKB are required to refresh like a standard SDRAM. The Auto-Refresh operation is begun with the REF command following to the WRA command. The Auto-Refresh mode can be effective only when all banks are in the idle state. In a point to notice, the write mode started with the WRA command is cancel ed by the REF command having gone into the next clock of the WRA command instead of the LAL command. The minimum period between the Auto-Refresh command and the next command is specified by IREFC. However, about a synthetic average interval of Auto-Refresh command, it must be careful. In case of equally distributed refresh, Auto-Refresh command has to be issued within once for every $3.9 \mu \mathrm{~s}$ by the maximum. In case of burst refresh or random distributed refresh, the average interval of eight consecutive Auto-Refresh commands has to be more than 400 ns always. In other words, the number of Auto-Refresh cycles that can be performed within $3.2 \mu \mathrm{~s}$ ( $8 \times$ 400 ns ) is to 8 times in the maximum.

## Self-Refresh Operation (1st command + 2nd command = WRA + REF with $\overline{\mathrm{PD}}=$ "L")

In case of Self-Refresh operation, refresh operation can be performed automatically by using an internal timer. When all banks are in the idle state and all outputs are in $\mathrm{Hi}-\mathrm{Z}$ states, the TC59LM836DKB become Self-Refresh mode by issuing the Self-Refresh command. $\overline{\text { PD }}$ has to be brought to "Low" within tFPDL from the REF command following to the WRA command for a Self-Refresh mode entry. In order to satisfy the refresh period, the Self-Refresh entry command should be asserted within $3.9 \mu \mathrm{~S}$ after the latest Auto-Refresh command. Once the device enters Self-Refresh mode, the DESL command must be continued for IREFC period. In addition, it is desirable that clock input is kept in ICKD period. The device is in Self-Refresh mode as long as $\overline{\mathrm{PD}}$ held "Low". During Self-Refresh mode, all input and output buffers are disabled except for $\overline{\mathrm{PD}}$, therefore the power dissipation lowers. Regarding a Self-Refresh mode exit, $\overline{\text { PD }}$ has to be changed over from "Low" to "High" along with the DESL command, and the DESL command has to be continuously issued in the number of clocks specified by IREFC. The Self-Refresh exit function is asynchronous operation. It is required that one Auto-Refresh command is issued to avoid the violation of the refresh period just after IREFC from Self-Refresh exit.

Power Down Mode ( $\overline{\mathrm{PD}}=$ "L")
When all banks are in the idle state and DQ outputs are in Hi-Z states, the TC59LM836DKB become Power Down Mode by asserting $\overline{\mathrm{PD}}$ is "Low". When the device enters the Power Down Mode, all input and output buffers are disabled after specified time except for $\overline{P D}, C L K, \overline{C L K}$ and QS. Therefore, the power dissipation lowers. To exit the Power Down Mode, $\overline{\mathrm{PD}}$ has to be brought to "High" and the DESL command has to be issued for IPDA cycle after $\overline{\mathrm{PD}}$ goes high. The Power Down exit function is asynchronous operation.

Rev 1.3

## Mode Register Set (1st command + 2nd command = RDA + MRS)

When all banks are in the idle state, issuing the MRS command following to the RDA command can program the Mode Register. In a point to notice, the read mode started with the RDA command is canceled by the MRS command having gone into the next dock of the RDA command instead of the LAL command. The data to be set in the Mode Register is transferred using A0 to A13, BA0 and BA1 address inputs. The TC59LM 836DKB have two mode registers. These are Regular and Extended Mode Register. The Regular or Extended Mode Register is chosen by BA0 and BA1 in the MRS command. The Regular Mode Register designates the operation mode for a read or write cycle. The Regular Mode Register has four function fields.

The four fields are as follows:
(R-1) Burst Length field to set the length of burst data
(R-2) Burst Type field to designate the lower address access sequence in a burst cycle
(R-3) $\overline{\mathrm{CAS}}$ Latency field to set the access time in clock cycle
(R-4) Test Mode field to use for supplier only.
The Extended M ode Register has three function fields.
The three fields are as follows:
(E-1) DLL Switch field to choose either DLL enable or DLL disable
(E-2) Output Driver Impedance Control field.
(E-3) Data Strobe Select
Once those fields in the Mode Register are set up, the register contents are maintained until the Mode Register is set up again by another MRS command or power supply is lost. The initial value of the Regular or Extended M ode Register after power-up is undefined, therefore the Mode Register Set command must be issued before proper operation.

- Regular Mode Register/Extended Mode Register change bits (BA0, BA1)

These bits are used to choose either Regular MRS or Extended MRS

| BA1 | BA0 | Mode Register Set |
| :---: | :---: | :---: |
| 0 | 0 | Regular MRS |
| 0 | 1 | Extended MRS |
| 1 | $\times$ | Reserved |

## Regular Mode Register Fields

(R-1) Burst Length field (A2 toA0)
This field specifies the data length for column access using the A2 to A0 pins and sets the Burst Length to be 2 or 4 words.

| A2 | A1 | A0 | BURST LENGTH |
| :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | Reserved |
| 0 | 0 | 1 | 2 words |
| 0 | 1 | 0 | 4 words |
| 0 | 1 | 1 | Reserved |
| 1 | $\times$ | $\times$ | Reserved |

(R-2) Burst Type field (A3)
The Burst Type can be chosen Interleave mode or Sequential mode. When the A3 bit is " 0 ", Sequential mode is selected. When the A3 bit is " 1 ", Interleave mode is selected. Both burst types support burst length of 2 and 4 words.

| A3 | BURST TYPE |
| :---: | :---: |
| 0 | Sequential |
| 1 | Interleave |

Rev 1.3

- Addressing sequence of Sequential mode (A3)

A column access is started from the inputted lower address and is performed by incrementing the lower address input to the device


- Addressing sequence of Interleave mode

A column access is started from the inputted lower address and is performed by interleaving the address bits in the sequence shown as the following.

Addressing sequence for Interleave mode

| DATA | ACCESS ADDRESS |  |  |  |  |  |  |  |  | BURST LENGTH |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Data 0 | $\cdots$ A8 | A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 |  | 2 words |
| Data 1 | $\cdots$ A8 | A7 | A6 | A5 | A4 | A3 | A2 | A1 | $\overline{\mathrm{A} 0}$ |  |  |
| Data 2 | A8 | A7 | A6 | A5 | A4 | A3 | A2 | $\overline{\mathrm{A} 1}$ | A0 |  | 4 words |
| Data 3 | $\cdots$. ${ }^{\text {8 }}$ | A7 | A6 | A5 | A4 | A3 | A2 | $\overline{\mathrm{A} 1}$ | $\overline{\mathrm{A} 0}$ | ) |  |

(R-3) CAS Latency field (A6 to A4)
This field specifies the number of clock cycles from the assertion of the LAL command following the RDA command to the first data read. The minimum value of $\overline{\mathrm{CAS}}$ Latency depends on the frequency of CLK. In a write mode, the place of clock that should input write data is $\overline{\mathrm{CAS}}$ Latency cycles -1 .

| A6 | A5 | A4 | $\overline{\text { CAS LATENCY }}$ |
| :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | Reserved |
| 0 | 0 | 1 | Reserved |
| 0 | 1 | 0 | Reserved |
| 0 | 1 | 1 | Reserved |
| 1 | 0 | 0 | 4 |
| 1 | 0 | 1 | 5 |
| 1 | 1 | 0 | 6 |
| 1 | 1 | 1 | Reserved |

(R-4) Test Mode field (A7)
This bit is used to enter Test M ode for supplier only and must be set to " 0 " for normal operation.
(R-5) Reserved field in the Regular Mode Register

- Reserved bits (A8 toA13)

These bits are reserved for future operations. They must be set to " 0 " for normal operation.

## Extended Mode Register fields

(E-1) DLL Switch field (AO)
This bit is used to enable DLL. When the A0 bit is set " 0 ", DLL is enabled. This bit must be set to " 0 " for normal operation.
(E-2) Output Driver Impedance Control field (A1 to A4)
This field is used to choose Output Driver Strength. Three types of Driver Strength are supported. QS and DQ Driver Strength can be chosen separately. A2-A1 specified the DQ Driver Strength. A4-A3 specified the QS Driver Strength.

| QS |  | DQ |  | OUTPUT DRIVER IMPEDANCE CONTROL |
| :---: | :---: | :---: | :---: | :---: |
| A4 | A3 | A2 | A1 |  |
| 0 | 0 | 0 | 0 | Normal Output Driver |
| 0 | 1 | 0 | 1 | Strong Output Driver |
| 1 | 0 | 1 | 0 | Weak Output Driver |
| 1 | 1 | 1 | 1 | Reserved |

(E-3) Strobe Select (A6 / A5)
Two types of data strobe are supported. This field is used to choose the type of data strobe.
(1) Unidirectional DS/QS mode

Data strobe is separated DS for write strobe and QS for read strobe.
DS is used to sample write data at write operation. QS is aligned with read data at Read operation.
(2) Unidirectional DS/Free running QS mode

Data strobe is separated DS for write strobe and QS for read strobe.
DS is used to sample write data at write operation. QS is aligned with read data and always clocking.

| A6 | A5 | STROBE SELECT |
| :---: | :---: | :--- |
| 0 | 0 | Reserved |
| 0 | 1 | Reserved |
| 1 | 0 | Unidirectional DS/QS mode |
| 1 | 1 | Unidirectional DS/Free running QS mode |

(E-4) Reserved field (A7 to A13)
These bits are reserved for future operations and must be set to " 0 " for normal operation.

## BOUNDARY SCAN TEST ACCESS PORT OPERATIONS

The TC59LM 836DKB has a serial boundary scan test access port (TAP) which is compatible with IEEE Standard 1149.1-1990, but which does not implement all the functions required for 1149.1-1990. TCK must be tied to Vss or VDD to disable the TAP when TAP operation is not required.

Test Access Port Signals

| SYMBOL | DESCRIPTION |  |
| :---: | :--- | :--- |
| TCK | Test Clock Input | All Test Access Port inputs are sampled on the rising edge of TCK. To disable <br> the TAP, TCK must be tied to V VS or VDD. |
| TMS | Test Mode Select Input | The signal presented at TMS is sampled on the rising edge of TCK. This input <br> is internally pulled up so as to recognize a floating input as a logical High <br> (Test-Logic-Reset). |
| TDI | Test Data Input | Values presented at TDI are clocked into the selected register on the rising <br> edge of TCK. This input is internally pulled up. This enables detection of when <br> the TDI input to the board is open-circuit. |
| TDO | Test Data Output | TDO is the serial output for test instructions and data from the test logic. This <br> output is controlled by the falling edge of TCK. |

Test Access Port Registers

| REGISTER | SYMBOL | LENGTH (bits) | DESCRIPTION |
| :--- | :---: | :---: | :--- |
| Instruction Register | IR [2:0] | 3 | The Instruction register controls five states (EXTEST, <br> Sample-Z, Sample, Bypass, ID code). |
| Test Data Register <br> ID Register IDR [31:0] | 32 | The register includes information on revision number, <br> organization and TOSHIBA ID number. |  |
| Bypass Register | BR | 1 | The register connects TDI and TDO. |
| Boundary Scan Register | BSR [62:0] | 63 | The Boundary Scan register is comprised of boundary scan <br> cells at each input and I/O pin. The BSCs are serially <br> connected between TDI and TDO. |

TAP Controller Instruction Set

| IR2 | IR1 | IR0 | INSTRUCTION | DESCRIPTION |
| :---: | :---: | :---: | :---: | :--- |
| 0 | 0 | 0 | EXTEST | Moves the Preloaded data on to the output pins. Samples the inputs <br> connected to the BSCs. |
| 0 | 0 | 1 | ID CODE | Access ID code. |
| 0 | 1 | 0 | SAMPLE $-Z$ | Tristates the RAM outputs and samples the inputs connected to the BSCs. |
| 0 | 1 | 1 | RESERVED | This instruction is reserved for future use. |
| 1 | 0 | 0 | SAMPLE | Samples the inputs connected to the BSCs. Load the sampled data at I/Os <br> to the parallel output of the BSCs. Does not affect RAM operation. |
| 1 | 0 | 1 | RESERVED | This instruction is reserved for future use. |
| 1 | 1 | 0 | RESERVED | This instruction is reserved for future use. |
| 1 | 1 | 1 | BYPASS | Bypasses TDI and TDO using the Bypass register. |

Note: The first bit to be scanned into TDI is taken to be the least significant bit (IRO).

## ID Register



Boundary Scan Order

| BIT | BALL LAYOUT | BALL NAME |
| :---: | :---: | :---: |
| 0 | U10 | DQ35 |
| 1 | U11 | DQ34 |
| 2 | T10 | DQ33 |
| 3 | T11 | DQ32 |
| 4 | R10 | DQ31 |
| 5 | R11 | DQ30 |
| 6 | P10 | DQ29 |
| 7 | P11 | DQ28 |
| 8 | N10 | DQ27 |
| 9 | N11 | UQS |
| 10 | M3 | A4 |
| 11 | M11 | A3 |
| 12 | L10 | A2 |
| 13 | L11 | A1 |
| 14 | K10 | A0 |
| 15 | K11 | A10 |
| 16 | J10 | BA1 |
| 17 | J11 | BAO |
| 18 | G10 | A13 |
| 19 | G11 | FN |
| 20 | H10 | /CS |
| 21 | F11 | LQS |
| 22 | F10 | DQ8 |
| 23 | E11 | DQ7 |
| 24 | E10 | DQ6 |
| 25 | D11 | DQ5 |
| 26 | D10 | DQ4 |
| 27 | C11 | DQ3 |
| 28 | C10 | DQ2 |
| 29 | B11 | DQ1 |


| BIT | BALL LAYOUT | BALL NAME |
| :---: | :---: | :---: |
| 30 | B10 | DQ0 |
| 31 | B3 | DQ17 |
| 32 | B2 | DQ16 |
| 33 | C3 | DQ15 |
| 34 | C2 | DQ14 |
| 35 | D3 | DQ13 |
| 36 |  |  |
| 37 | D2 | DQ12 |
| 38 | E3 | DQ11 |
| 39 | E2 | DQ10 |
| 40 | F3 | DQ9 |
| 41 | F2 | LDS |
| 42 | G3 | /CLK |
| 43 | H3 | CLK |
| 44 | H2 | /PD |
| 45 | J2 | A12 |
| 46 | J3 | A11 |
| 47 | K2 | A9 |
| 48 | K3 | A8 |
| 49 | L2 | A7 |
| 50 | L3 | A6 |
| 51 | M2 | A5 |
| 52 | N2 | UDS |
| 53 | N3 | DQ26 |
| 54 | P2 | DQ25 |
| 55 | P3 | DQ24 |
| 56 | R2 | DQ23 |
| 57 |  |  |
| 58 | R3 | DQ22 |
| 59 | T2 | DQ21 |
| 60 | T3 | DQ20 |
| 61 | U2 | DQ19 |
| 62 | U3 | DQ18 |

Rev 1.3

## TAP CONTROLLER STATE DIAGRAM



Notes:

1. To enter the Test-Logic-Reset state in order to initialize the device, keep TMS High for at least five rising edges of the TCK.
2. The TDO output buffer is active only during shift operations (the Shift-DR and Shift-IR states) and is inactive (High-Z) during other states.

## TAP DC OPERATING CHARACTERISTICS

| SYMBOL | PARAMETER | TEST CONDITION | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ILO | Output Leakage Current (TDO pin) | Output Deselected $V_{\text {OUT }}=0$ to $V_{\text {DD }}$ | -10 | - | 10 | $\mu \mathrm{A}$ |
| 1 | Input Leakage Current (TCK, TMS, TDI pins) | $\mathrm{V}_{\mathrm{IN}}=1.7 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{DD}}$ | -20 | - | 10 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {IN }}=0$ to 0.7 V | -100 | - | 10 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage (TCK, TMS, TDI pins) | - | $\mathrm{V}_{\text {REF }}+0.4$ | - | $\mathrm{V}_{\mathrm{DD}}+0.2$ | V |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage (TCK, TMS, TDI pins) | - | -0.1 | - | $\mathrm{V}_{\text {REF }}-0.4$ | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage (TDO pin) | $\mathrm{IOH}^{\prime}=-2 \mathrm{~mA}$ | 1.5 | - | $V_{\text {DD }}$ | V |
| VOL | Output Low Voltage (TDO pin) | $\mathrm{lOL}=2 \mathrm{~mA}$ | - | - | 0.45 | V |

AC CHARACTERISTICS ( $\left.\mathrm{VDD}=2.5 \mathrm{~V} \pm 0.125 \mathrm{~V}, \mathrm{~V}_{\mathrm{DDQ}}=1.4 \mathrm{~V} \sim 1.9 \mathrm{~V}, \mathrm{~T}_{\text {CASE }}=0 \sim 85^{\circ} \mathrm{C}\right)$

| SYMBOL | PARAMETER | TC59LM836DKB |  | UNIT |
| :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | MAX |  |
| tTHTH | TCK Cycle Time | 50 | - | ns |
| tTHTL | TCK High Pulse Width | 20 | - |  |
| $t_{\text {TLTH }}$ | TCK Low Pulse Width | 20 | - |  |
| $\mathrm{t}_{\text {MVTH }}$ | TMS Setup Time to TCK | 10 | - |  |
| ${ }^{\text {t }}$ HMX | TMS Hold Time to TCK | 10 | - |  |
| $\mathrm{t}_{\mathrm{CS}}$ | Capture Setup time to TCK | 10 | - |  |
| ${ }^{\text {t }} \mathrm{CH}$ | Capture Hold time to TCK | 10 | - |  |
| tDVTH | TDI Setup Time to TCK | 10 | - |  |
| ${ }^{\text {t }}$ HDX | TDI Hold Time to TCK | 10 | - |  |
| tTLQV | Output Valid Time from TCK Low | - | 20 |  |
| ${ }_{\text {t }}^{\text {TLQX }}$ | Output Hold Time from TCK Low | 0 | - |  |
| tTLQLZ | Output Low-Z Time from TCK Low | 5 | - |  |
| tTLQHZ | Output High-Z Time from TCK Low | - | 5 |  |

Rev 1.3

TAP AC TEST CONDITIONS

| PARAMETER | CONDITION |
| :--- | :---: |
| Input Pulse Level | $1.8 \mathrm{~V} / 0.0 \mathrm{~V}$ |
| Input Pulse Rise and Fall Time | 2 ns |
| Input Timing Measurement Reference Level | 0.9 V |
| Output Timing Measurement Reference Level | 0.9 V |


Output Load

TAP TIMING DIAGRAMS


Rev 1.3

## PACKAGE DIMENSIONS

P-TFBGA144-1119-0.80BZ


Weight: 0.30 g (typ.)

Rev 1.3

REVISION HISTORY

- Rev.1.0 (Feb. 26 '2004)
- Rev.1.1 (May. 25 '2004)
- I DD6 spec changed from 10 mA to 15 mA (page 1, 7)
- VSWING in AC Test conditions changed from 0.7 V to 0.8 V (page 11)
- Corrected typo (page 54)
- Rev.1.2 (Aug. 27 '2004)
- Some notes in the page 8 moved to page 7 (page 7, 8).
- Note 2 changed as below (page 7).

Before: These parameters depend on the output loading. The specified values are obtained with the output open
After: These parameters define the current between VDD and VSS.

- Corrected TYPO (page 9, 14~18, 61, 62).
- tCK,MAX for "-30" changed from 7.5 ns to 5.0 ns (page 9)
- Package drawing minor change (page 63).
- Package weight $(0.30 \mathrm{~g})$ added (page 63 )
- Rev.1.3 (Mar. 7 '2005)
- Corrected figure of IpDA based AC timing spec table (page $12,43,44,50,51$ ).


## RESTRICTIONS ON PRODUCT USE

- The information contained herein is subject to change without notice.
- The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by TOSHIBA for any infringements of patents or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of TOSHIBA or others.
- TOSHIBA is continually working to improve the quality and reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to comply with the standards of safety in making a safe design for the entire system, and to avoid situations in which a malfunction or failure of such TOSHIBA products could cause loss of human life, bodily injury or damage to property. In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent TOSHIBA products specifications. Also, please keep in mind the precautions and conditions set forth in the "Handling Guide for Semiconductor Devices," or "TOSHIBA Semiconductor Reliability Handbook" etc..
- The TOSHIBA products listed in this document are intended for usage in general electronics applications (computer, personal equipment, office equipment, measuring equipment, industrial robotics, domestic appliances, etc.). These TOSHIBA products are neither intended nor warranted for usage in equipment that requires extraordinarily high quality and/or reliability or a malfunction or failure of which may cause loss of human life or bodily injury ("Unintended Usage"). Unintended Usage include atomic energy control instruments, airplane or spaceship instruments, transportation instruments, traffic signal instruments, combustion control instruments, medical instruments, all types of safety devices, etc.. Unintended Usage of TOSHIBA products listed in this document shall be made at the customer's own risk.
- The products described in this document are subject to the foreign exchange and foreign trade laws.
- TOSHIBA products should not be embedded to the downstream products which are prohibited to be produced and sold, under any law and regulations.

Rev 1.3

