# ASSP for Power Supply Applications (DCIDC converter for DSC/camcorder) <br> <br> 5 ch DC/DC Converter IC with <br> <br> 5 ch DC/DC Converter IC with Synchronous Rectification Synchronous Rectification MB39A108 

## ■ DESCRIPTION

The MB39A108 is 5 -channel DC/DC converter IC using pulse width modulation (PWM), and is suitable for up conversion, down conversion, and up/down conversion. The MB39A108 is built in 5 channels into TSSOP-38P/ BCC-40P package and operates at 2 MHz maximum. Each channel can be controlled with soft-start.
The MB39A108 is suitable for power supply of high performance portable instruments such as DSC.

## ■ FEATURES

- Supports for down-conversion with synchronous rectification (CH1)
- Supports for down-conversion and up/down Zeta conversion (CH2, CH3)
- Supports for up-conversion and up/down Sepic conversion (CH4, CH5)
- Low voltage start-up (CH4, CH5) : 1.7 V
- Power supply voltage range : 2.5 V to 11 V
- Reference voltage : $2.0 \mathrm{~V} \pm 1 \%$
- Error amplifier threshold voltage : $1.00 \mathrm{~V} \pm 1 \%$ (CH1), $1.23 \mathrm{~V} \pm 1 \%$ (CH2 to CH 5 )
- Oscillation frequency range : 200 kHz to 2.0 MHz
- Standby current : $0 \mu \mathrm{~A}$ (Typ)
- Built-in soft-start circuit independent of loads
- Built-in totem-pole type output for MOS FET
- Short-circuit detection capability by external signal ( - INS terminal)
- Two types of package (TSSOP-38 pin : 1 type, BCC-40 pin : 1 type)


## - APPLICATIONS

- Digital still camera (DSC)
- Digital video camera (DVC)
- Surveillance camera etc.


## MB39A108

## PIN ASSIGNMENT


(Continued)
(Continued)


## PIN DESCRIPTION

| Block |  |  | Pin name | I/O | Description |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | PKG |  |  |  |  |
|  | TSSOP | BCC |  |  |  |
| CH1 | 36 | 33 | FB1 | 0 | Error amplifier output terminal. |
|  | 37 | 34 | - INE1 | 1 | Error amplifier inverted input terminal. |
|  | 38 | 35 | CS1 | - | Soft-start setting capacitor connection terminal. |
|  | 34 | 31 | OUT1-1 | 0 | P-ch drive output terminal (External main side FET gate driving). |
|  | 33 | 30 | OUT1-2 | 0 | N-ch drive output terminal (External synchronous rectification side FET gate driving). |
| CH2 | 4 | 40 | DTC2 | 1 | Dead time control terminal. |
|  | 3 | 39 | FB2 | 0 | Error amplifier output terminal |
|  | 2 | 38 | - INE2 | 1 | Error amplifier inverted input terminal. |
|  | 1 | 37 | CS2 | - | Soft-start setting capacitor connection terminal. |
|  | 32 | 29 | OUT2 | 0 | P-ch drive output terminal. |
| CH3 | 16 | 12 | DTC3 | 1 | Dead time control terminal. |
|  | 17 | 13 | FB3 | O | Error amplifier output terminal |
|  | 18 | 14 | - INE3 | 1 | Error amplifier inverted input terminal. |
|  | 19 | 15 | CS3 | - | Soft-start setting capacitor connection terminal. |
|  | 31 | 28 | OUT3 | 0 | P-ch drive output terminal. |
| CH4 | 23 | 20 | DTC4 | 1 | Dead time control terminal. |
|  | 22 | 19 | FB4 | 0 | Error amplifier output terminal. |
|  | 21 | 18 | - INE4 | 1 | Error amplifier inverted input terminal. |
|  | 20 | 17 | CS4 | - | Soft-start setting capacitor connection terminal. |
|  | 30 | 27 | OUT4 | 0 | N-ch drive output terminal. |
| CH5 | 24 | 21 | DTC5 | 1 | Dead time control terminal. |
|  | 25 | 22 | FB5 | 0 | Error amplifier output terminal. |
|  | 26 | 23 | - INE5 | 1 | Error amplifier inverted input terminal. |
|  | 27 | 24 | CS5 | - | Soft-start setting capacitor connection terminal. |
|  | 29 | 26 | OUT5 | 0 | N -ch drive output terminal. |
| OSC | 13 | 9 | CT | - | Triangular wave frequency setting capacitor connection terminal. |
|  | 12 | 8 | RT | - | Triangular wave frequency setting resistor connection terminal. |

(Continued)
(Continued)

| Block | Pin No. PKG |  | Pin name | I/O | Description |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  |
|  | TSSOP | BCC |  |  |  |
| Control | 6 | 2 | CTL | I | Power supply control terminal. |
|  | 7 | 3 | CTL3 | 1 | CH3 control terminal. |
|  | 8 | 4 | CTL4 | 1 | CH 4 control terminal. |
|  | 9 | 5 | CTL5 | 1 | CH5 control terminal. |
|  | 15 | 11 | CSCP | - | Short-circuit detection circuit capacitor connection terminal. |
|  | 10 | 6 | - INS | 1 | Short-circuit detection comparator inverted input terminal. |
| Power | 35 | 32 | VCCO | - | Drive output block power supply terminal. |
|  | 5 | 1 | VCC | - | Power supply terminal. |
|  | 11 | 7 | VREF | 0 | Reference voltage output terminal. |
|  | 28 | 25 | GNDO | - | Drive output block ground terminal. |
|  | 14 | 10 | GND | - | Ground terminal. |

Note : The terminal number which has been described in the text is the one of the TSSOP-38P package after this.

BLOCK DIAGRAM


## ABSOLUTE MAXIMUM RATINGS

| Parameter | Symbol | Conditions | Ratings |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Max |  |
| Power supply voltage | Vcc | VCC, VCCO terminal | - | 12 | V |
| Output current | Io | OUT1 to OUT5 terminal | - | 20 | mA |
| Peak output current | lop | OUT1 to OUT5 terminal Duty $\leq 5 \%$ ( $\mathrm{t}=1 /$ fosc $\times$ Duty ) | - | 400 | mA |
| Power dissipation | PD | $\mathrm{Ta} \leq+25^{\circ} \mathrm{C}$ (TSSOP-38P) | - | 1680** | mW |
|  |  | $\mathrm{Ta} \leq+25^{\circ} \mathrm{C}$ (BCC-40P) | - | 1020*2 | mW |
| Storage temperature | Tsta | - | -55 | + 125 | ${ }^{\circ} \mathrm{C}$ |

*1 : When mounted on a $76 \mathrm{~mm} \times 76 \mathrm{~mm} \times 1.6 \mathrm{~mm}$ FR-4 boards.
*2 : When mounted on a $117 \mathrm{~mm} \times 84 \mathrm{~mm} \times 0.8 \mathrm{~mm}$ FR-4 boards.
WARNING: Semiconductor devices can be permanently damaged by application of stress (voltage, current, temperature, etc.) in excess of absolute maximum ratings. Do not exceed these ratings.

## MB39A108

## - RECOMMENDED OPERATING CONDITIONS

| Parameter | Symbol | Conditions | Value |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max |  |
| Start power supply voltage | Vcc | VCC, VCCO terminal ( $\mathrm{CH} 4, \mathrm{CH} 5)$ | 1.7 | - | 11 | V |
| Power supply voltage | Vcc | VCC, VCCO terminal ( CH 1 to CH 5$)$ | 2.5 | 4 | 11 | V |
| Reference voltage output current | Iref | VREF terminal | -1 | - | 0 | mA |
| Input voltage | Vine | - INE1 to - INE5 terminal | 0 | - | $\mathrm{V}_{\text {cc }}-0.9$ | V |
|  |  | - INS terminal | 0 | - | Vref | V |
|  | Vdtc | DTC2 to DTC5 terminal | 0 | - | $V_{\text {Ref }}$ | V |
| Control input voltage | Vctl | CTL, CTL3 to CTL5 terminal | 0 | - | 11 | V |
| Output current | lo | OUT1 to OUT5 terminal | -15 | - | +15 | mA |
| Oscillation frequency | fosc | * | 0.2 | 0.97 | 2.0 | MHz |
| Timing capacitor | $\mathrm{C}_{\text {T }}$ | - | 27 | 100 | 680 | pF |
| Timing resistor | RT | - | 3.0 | 6.8 | 39 | $\mathrm{k} \Omega$ |
| Soft-start capacitor | Cs | CS1 to CS5 terminal | - | 0.1 | 1.0 | $\mu \mathrm{F}$ |
| Short-circuit detection capacitor | Cscp | - | - | 0.1 | 1.0 | $\mu \mathrm{F}$ |
| Reference voltage output capacitor | Cref | - | - | 0.1 | 1.0 | $\mu \mathrm{F}$ |
| Operating ambient temperature | Ta | - | -30 | $+25$ | + 85 | ${ }^{\circ} \mathrm{C}$ |

* : Refer to "■ SETTING THE TRIANGULAR WAVE OSCILLATION FREQUENCY".

WARNING: The recommended operating conditions are required in order to ensure the normal operation of the semiconductor device. All of the device's electrical characteristics are warranted when the device is operated within these ranges.
Always use semiconductor devices within their recommended operating condition ranges. Operation outside these ranges may adversely affect reliability and could result in device failure.
No warranty is made with respect to uses, operating conditions, or combinations not represented on the data sheet. Users considering application outside the listed conditions are advised to contact their FUJITSU representatives beforehand.

## ■ ELECTRICAL CHARACTERISTICS

$$
\left(\mathrm{VCC}=\mathrm{VCCO}=4 \mathrm{~V}, \mathrm{Ta}=+25^{\circ} \mathrm{C}\right)
$$

| Parameter |  | Symbol | Pin No. | Conditions | Value |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min |  |  | Typ | Max |  |
| Reference voltage block [VREF] | Output voltage |  | $\mathrm{V}_{\text {Ref1 }}$ | 11 | VREF $=0 \mathrm{~mA}$ | 1.98 | 2.00 | 2.02 | V |
|  |  | VREF2 | 11 | $\mathrm{V} \mathrm{cc}=2.5 \mathrm{~V}$ to 11 V | 1.975 | 2.000 | 2.025 | V |
|  |  | $V_{\text {beF }}$ | 11 | VREF $=0 \mathrm{~mA}$ to -1 mA | 1.975 | 2.000 | 2.025 | V |
|  | Input stability | Line | 11 | $\mathrm{V}_{\text {cc }}=2.5 \mathrm{~V}$ to 11 V | - | 2* | - | mV |
|  | Load stability | Load | 11 | VREF $=0 \mathrm{~mA}$ to -1 mA | - | 2* | - | mV |
|  | Temperature stability | $\Delta V_{\text {Ref }}$ VRef | 11 | $\mathrm{Ta}=0^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | - | 0.20* | - | \% |
|  | Short-circuit output current | los | 11 | VREF $=0 \mathrm{~V}$ | - | - 130* | - | mA |
| Under voltage lockout protection circuit block <br> (CH1 to CH3) [UVLO1_3] | Threshold voltage | $\mathrm{V}_{\text {th }}$ | 34 | VCC = § | 1.7 | 1.8 | 1.9 | V |
|  | Hysteresis width | V | 34 | - | 0.05 | 0.1 | 0.2 | V |
|  | Reset voltage | $\mathrm{V}_{\text {RST }}$ | 34 | VCC $=$ を | 1.55 | 1.7 | 1.85 | V |
| Under voltage lockout protection circuit block <br> (CH4, CH5) [UVLO4_5] | Threshold voltage | $\mathrm{V}_{\text {th }}$ | 30 | $\mathrm{VCC}=$ § | 1.35 | 1.5 | 1.65 | V |
|  | Hysteresis width | V ${ }^{\text {}}$ | 30 | - | 0.02 | 0.05 | 0.1 | V |
|  | Reset voltage | $\mathrm{V}_{\text {RST }}$ | 30 | VCC $=$ を | 1.27 | 1.45 | 1.63 | V |
| Short-circuit detection block [SCP] | Threshold voltage | $\mathrm{V}_{\text {th }}$ | 15 | - | 0.65 | 0.70 | 0.75 | V |
|  | Input source current | Icscp | 15 | - | - 1.4 | - 1.0 | -0.6 | $\mu \mathrm{A}$ |
| Triangular wave oscillator block [OSC] | Oscillation frequency | fosc1 | 29 to 34 | $\mathrm{C}_{T}=100 \mathrm{pF}, \mathrm{R}_{\mathrm{T}}=6.8 \mathrm{k} \Omega$ | 0.92 | 0.97 | 1.02 | MHz |
|  |  | foscz | 29 to 34 | $\begin{aligned} & \mathrm{C}_{\mathrm{T}}=100 \mathrm{pF}, \mathrm{R}_{\mathrm{T}}=6.8 \mathrm{k} \Omega \\ & \mathrm{~V}_{\mathrm{cc}}=2.5 \mathrm{~V} \text { to } 11 \mathrm{~V} \end{aligned}$ | 0.917 | 0.97 | 1.023 | MHz |
|  | Frequency input stability | $\Delta \mathrm{fosc} /$ fosc | 29 to 34 | $\begin{aligned} & \mathrm{C}_{\mathrm{T}}=100 \mathrm{pF}, \mathrm{R}_{\mathrm{T}}=6.8 \mathrm{k} \Omega \\ & \mathrm{~V}_{\mathrm{cc}}=2.5 \mathrm{~V} \text { to } 11 \mathrm{~V} \end{aligned}$ | - | 1.0* | - | \% |
|  | Frequency temperature stability | $\Delta \mathrm{fosc} /$ fosc | 29 to 34 | $\begin{aligned} & \mathrm{C}_{\mathrm{T}}=100 \mathrm{pF}, \mathrm{R}_{\mathrm{T}}=6.8 \mathrm{k} \Omega \\ & \mathrm{Ta}=0^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \end{aligned}$ | - | 1.0* | - | \% |
| Soft-start block (CH1, CH2) [CS1, CS2] | Charge current | Ics | 1,38 | CS1, CS2 $=0 \mathrm{~V}$ | - 13 | - 10 | - 7 | $\mu \mathrm{A}$ |
| $\begin{aligned} & \text { Soft-start block } \\ & \text { (CH3 to CH5) } \\ & \text { [CS3 to CS5] } \end{aligned}$ | Charge current | Ics | $\begin{gathered} 19,20, \\ 27 \end{gathered}$ | CS3 to CS5 $=0 \mathrm{~V}$ | - 1.3 | - 1.0 | -0.7 | $\mu \mathrm{A}$ |

[^0]
## MB39A108

| $\left(\mathrm{VCCC}=\mathrm{VCCO}=4 \mathrm{~V}, \mathrm{Ta}=+25^{\circ} \mathrm{C}\right)$ |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Parameter |  | Symbol | Pin No. | Conditions | Value |  |  | Unit |
|  |  | Min |  |  | Typ | Max |  |
| Erroramp block (CH1) <br> [Error Amp1] | Threshold voltage |  | $\mathrm{V}_{\text {th }}$ | 37 | $\begin{aligned} & \mathrm{Vcc}=2.5 \mathrm{~V} \text { to } 11 \mathrm{~V} \\ & \mathrm{Ta}=+25^{\circ} \mathrm{C} \end{aligned}$ | 0.990 | 1.000 | 1.010 | V |
|  |  | $\mathrm{V}_{\text {TH2 }}$ | 37 | $\begin{aligned} & \mathrm{Vcc}=2.5 \mathrm{~V} \text { to } 11 \mathrm{~V} \\ & \mathrm{Ta}=0^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \end{aligned}$ | 0.988 | 1.000 | 1.012 | V |
|  | Temperature stability | $\begin{gathered} \Delta V_{\mathrm{TH}} / \\ V_{\text {TH }} \end{gathered}$ | 37 | $\mathrm{Ta}=0^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | - | 0.1* | - | \% |
|  | Input bias current | І ${ }_{\text {B }}$ | 37 | - INE1 = 0 V | -120 | -30 | - | nA |
|  | Voltage gain | Av | 36 | DC | - | 100* | - | dB |
|  | Frequency bandwidth | BW | 36 | $\mathrm{Av}=0 \mathrm{~dB}$ | - | 1.4* | - | MHz |
|  | Output voltage | Vон | 36 | - | 1.7 | 1.9 | - | V |
|  |  | Vol | 36 | - | - | 40 | 200 | mV |
|  | Output source current | Isource | 36 | $\mathrm{FB} 1=0.65 \mathrm{~V}$ | - | -2 | - 1 | mA |
|  | Output sink current | IsInk | 36 | $\mathrm{FB} 1=0.65 \mathrm{~V}$ | 150 | 200 | - | $\mu \mathrm{A}$ |
| Error amp block (CH2 to CH5) [Error Amp2 to Error Amp5] | Threshold voltage | $\mathrm{V}_{\text {TH1 }}$ | $\begin{aligned} & 2,18, \\ & 21,26 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \mathrm{cc}=2.5 \mathrm{~V} \text { to } 11 \mathrm{~V} \\ & \mathrm{Ta}=+25^{\circ} \mathrm{C} \end{aligned}$ | 1.217 | 1.230 | 1.243 | V |
|  |  | $\mathrm{V}_{\text {TH2 }}$ | $\begin{aligned} & 2,18, \\ & 21,26 \end{aligned}$ | $\begin{aligned} & \mathrm{Vcc}=2.5 \mathrm{~V} \text { to } 11 \mathrm{~V} \\ & \mathrm{Ta}=0^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \end{aligned}$ | 1.215 | 1.230 | 1.245 | V |
|  | Temperature stability | $\begin{gathered} \Delta \mathrm{V}_{\mathrm{TH}} / \\ \mathrm{V}_{\text {TH }} \end{gathered}$ | $\begin{gathered} 2,18 \\ 21,26 \end{gathered}$ | $\mathrm{Ta}=0^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | - | 0.1* | - | \% |
|  | Input bias current | Ів | $\begin{aligned} & 2,18, \\ & 21,26 \end{aligned}$ | $\begin{aligned} & - \text { INE2 to }- \text { INE5 }= \\ & 0 \mathrm{~V} \end{aligned}$ | - 120 | -30 | - | nA |
|  | Voltage gain | Av | $\begin{aligned} & \hline 3,17, \\ & 22,25 \end{aligned}$ | DC | - | 100* | - | dB |
|  | Frequency bandwidth | BW | $\begin{aligned} & \hline 3,17, \\ & 22,25 \end{aligned}$ | $\mathrm{Av}=0 \mathrm{~dB}$ | - | 1.4* | - | MHz |
|  | Output voltage | Vон | $\begin{aligned} & 3,17, \\ & 22,25 \end{aligned}$ | - | 1.7 | 1.9 | - | V |
|  |  | VoL | $\begin{aligned} & \hline 3,17, \\ & 22,25 \end{aligned}$ | - | - | 40 | 200 | mV |
|  | Output source current | Isource | $\begin{aligned} & \hline 3,17, \\ & 22,25 \end{aligned}$ | FB2 to FB5 $=0.65 \mathrm{~V}$ | - | -2 | - 1 | mA |
|  | Output sink current | Isink | $\begin{aligned} & 3,17, \\ & 22,25 \end{aligned}$ | FB2 to FB5 $=0.65 \mathrm{~V}$ | 150 | 200 | - | $\mu \mathrm{A}$ |

*: Standard design value
(Continued)
（Continued）
$\left(\mathrm{VCC}=\mathrm{VCCO}=4 \mathrm{~V}, \mathrm{Ta}=+25^{\circ} \mathrm{C}\right)$

| Parameter |  | Symbol | Pin No． | Conditions | Value |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min |  |  | Typ | Max |  |
| PWM compara－ tor block（CH1） ［PWM Comp．1］ | Threshold voltage |  | $\mathrm{V}_{\text {To }}$ | 33， 34 | Duty cycle $=0 \%$ | 0.35 | 0.4 | 0.45 | V |
|  |  | $\mathrm{V}_{\text {T100 }}$ | 33， 34 | Duty cycle $=100 \%$ | 0.85 | 0.9 | 0.95 | V |
| PWM compara－ tor block （CH2 to CH5） ［PWM Comp． 2 to PWM Comp．5］ | Threshold voltage | $\mathrm{V}_{\text {то }}$ | 29 to 32 | Duty cycle $=0 \%$ | 0.35 | 0.4 | 0.45 | V |
|  |  | $\mathrm{V}_{\text {T100 }}$ | 29 to 32 | Duty cycle $=100 \%$ | 0.85 | 0.9 | 0.95 | V |
|  | Maximum duty cycle | Dtr | 29 to 32 | $\begin{aligned} & \mathrm{C}_{\mathrm{T}}=100 \mathrm{pF}, \\ & \mathrm{R}_{\mathrm{T}}=6.8 \mathrm{k} \Omega \end{aligned}$ | 85 | 90 | 95 | \％ |
| Output block （CH1 to CH5） ［Drive1 to Drive5］ | Outputsource current | Isource | 29 to 34 | $\begin{aligned} & \text { Duty } \leq 5 \% \\ & \text { ( } \mathrm{t}=1 \text { /fosc } \times \text { Duty }) \\ & \text { OUT }=0 \mathrm{~V} \end{aligned}$ | － | － 130 | － 75 | mA |
|  | Output sink current | Isink | 29 to 34 | $\begin{aligned} & \text { Duty } \leq 5 \% \\ & (\mathrm{t}=1 \text { 1/fosc } \times \text { Duty }) \\ & \text { OUT }=4 \mathrm{~V} \end{aligned}$ | 75 | 130 | － | mA |
|  | Output on resistor | Rон | 29 to 34 | OUT $=-15 \mathrm{~mA}$ | － | 18 | 27 | $\Omega$ |
|  |  | RoL | 29 to 34 | OUT $=15 \mathrm{~mA}$ | － | 18 | 27 | $\Omega$ |
|  | Dead time | to1 | 33， 34 | OUT2を－OUT1を | － | 50＊ | － | ns |
|  |  | to2 | 33， 34 | OUT1」－OUT2」 | － | 50＊ | － | ns |
| Short－circuit detection block ［SCP Comp．］ | Threshold voltage | $\mathrm{V}_{\text {th }}$ | 34 | － | 0.97 | 1.00 | 1.03 | V |
|  | Input bias current | Ів | 10 | $-\mathrm{INS}=0 \mathrm{~V}$ | － 25 | －20 | － 17 | $\mu \mathrm{A}$ |
| Control block （CTL，CTL3 to CTL5） ［CTL，CHCTL］ | Output on condition | V ${ }_{\text {H }}$ | 6， 7 to 9 | CTL，CTL3 to CTL5 | 1.5 | － | 11 | V |
|  | Output off condition | VIL | 6， 7 to 9 | CTL，CTL3 to CTL5 | 0 | － | 0.5 | V |
|  | Input current | Істьн | 6，7 to 9 | CTL，CTL3 to CTL5＝ 3 V | 5 | 30 | 60 | $\mu \mathrm{A}$ |
|  | Input current | Ictul | 6， 7 to 9 | CTL，CTL3 to CTL5 $=0 \mathrm{~V}$ | － | － | 1 | $\mu \mathrm{A}$ |
| General | Standby | Iccs | 5 | CTL，CTL3 to CTL5 $=0 \mathrm{~V}$ | － | 0 | 2 | $\mu \mathrm{A}$ |
|  | current | Iccso | 35 | $\mathrm{CTL}=0 \mathrm{~V}$ | － | 0 | 1 | $\mu \mathrm{A}$ |
|  | Power supply current | Icc | 5 | $\mathrm{CTL}=3 \mathrm{~V}$ | － | 4 | 6 | mA |

[^1]
## MB39A108

## TYPICAL CHARACTERISTICS

Power supply current vs. Power supply voltage


Power supply voltage Vcc (V)

Reference voltage vs. Operating ambient temperature



Reference voltage vs. CTL terminal voltage

CTL terminal voltage V стL ( $^{(\mathrm{V})}$

Reference voltage vs. Power supply voltage


CTL terminal current vs. CTL terminal voltage


(Continued)

## MB39A108

(Continued)


## FUNCTIONAL DESCRIPTION

## 1. DC/DC Converter Function

(1) Reference voltage block (VREF)

The reference voltage circuit generates the reference voltage ( 2.0 V Typ) to which it makes amends for the temperature by the voltage supplied by the power supply terminal (pin 5). It is used as a reference in IC voltage.
It is also possible to supply the load current of up to 1 mA to external device as a output reference voltage through the VREF terminal (pin 11).

## (2) Triangular wave oscillator block (OSC)

The triangular wave oscillator block generates the triangular wave oscillation waveforms of amplitude 0.4 V to 0.9 V by connecting the timing capacitor for and timing resistor to the CT terminal (pin 13) and RT terminal (pin
12) respectively.

The triangular wave is input to the PWM comparator in the IC.

## (3) Error amplifier block (Error Amp1 to Error Amp5)

The error amplifier detects output voltage of DC/DC converter and outputs PWM control signals.
In addition, an arbitrary loop gain can be set by connecting a feedback resistor and capacitor from the output terminal to inverted input terminal of the error amplifier, enabling stable phase compensation to the system.
The CS1 terminal (pin 38) to CS5 terminal (pin 27) that are non-inverted input terminal of error amplifier can prevent rush currents at power supply startup, by connecting a soft-start capacitor. The soft-start time is detected by the error amplifier, which provides a constant soft-start time independent of output load of DC/DC converter.
Also, it is possible to prevent rush current at power supply start-up by connecting a soft-start capacitor with CS1 terminal (pin 38) to CS5 terminal (pin 27) which are the non-inverted input terminal for Error Amp. The use of Error Amp for soft-start detection makes it possible for a system to operate on a fixed soft-start time that is independent of the output load on the DC/DC converter.

## (4) PWM comparator block (PWM Comp. 1 to PWM Comp.5)

The PWM comparator block is a voltage-pulse width converter that controls the output duty depending on the input/output voltage.

When the error amplifier output voltage and DTC voltage remain higher than the triangular wave voltage, output transistor is turned on.

## (5) Output block (Drive1 to Drive5)

The output block is in the totem-pole type, capable of driving an external P-ch MOS FET (CH1 main side, and CH 2 and CH 3 ) and N -ch MOS FET ( CH 1 synchronous rectification side, and CH 4 and CH 5 ).

## MB39A108

## 2. Channel Control Function

Main and each channel are set to ON/OFF by CTL terminal (pin 6), CS1 terminal (pin 38) , CS2 terminal (pin 1), CTL3 terminal (pin 7), CTL4 terminal (pin 8), and CTL5 terminal (pin 9).

ON/OFF setting condition of each channel

| CTL | CS1 | CS2 | CTL3 | CTL4 | CTL5 | Power | CH1 | CH2 | CH3 | CH4 | CH5 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| L | X | X | X | X | X | OFF | Stops | Stops | Stops | Stops | Stops |
| $\underline{H}$ | GND | GND | L | L | L | $\underline{\text { ON }}$ | Stops | Stops | Stops | Stops | Stops |
| $\underline{H}$ | HiZ | GND | L | L | L | $\underline{\text { ON }}$ | Operation | Stops | Stops | Stops | Stops |
| $\underline{H}$ | GND | $\underline{\text { HiZ }}$ | L | L | L | $\underline{\text { ON }}$ | Stops | Operation | Stops | Stops | Stops |
| $\underline{H}$ | GND | GND | $\underline{H}$ | L | L | $\underline{\text { ON }}$ | Stops | Stops | Operation | Stops | Stops |
| $\underline{H}$ | GND | GND | L | $\underline{H}$ | L | $\underline{\text { ON }}$ | Stops | Stops | Stops | Operation | Stops |
| $\underline{H}$ | GND | GND | L | L | $\underline{H}$ | ON | Stops | Stops | Stops | Stops | Operation |
| $\underline{H}$ | $\underline{H i Z}$ | $\underline{H i Z}$ | $\underline{H}$ | $\underline{H}$ | $\underline{H}$ | $\underline{\text { ON }}$ | Operation | Operation | Operation | Operation | Operation |

Note : Note that current over stand-by current flows into VCC terminal when the CTL terminal is in "L" level and one of terminals between CTL3 to CTL5 is set to " H " level (Refer to "• CTL3 to CTL5 terminal equivalent circuit").

- CTL3 to CTL5 terminal equivalent circuit



## 3. Protection Function

(1) Timer-latch short-circuit protection circuit (SCP, SCP Comp.)

The short-circuit detection comparator (SCP) detects the output voltage level of each channel, and if any channel output voltage becomes the short-circuit detection voltage or less, the timer circuits are actuated to start charging the external capacitor Cscp connected to the CSCP terminal (pin 15) .
When the capacitor (Cscp) voltage reaches about 0.7 V , the circuit is turned off the output transistor and sets the dead time to $100 \%$.
In addition, the short-circuit detection from external input is capable by using -INS terminal (pin 10) on shortcircuit detection comparator (SCP Comp.) .
To release the actuated protection circuit, either turn the power supply off and on again or set the CTL terminal (pin 6) to the "L" level to lower the VREF terminal (pin 11) voltage to 1.27 V (Min) or less (Refer to " SETTING TIME CONSTANT FOR TIMER-LATCH SHORT-CIRCUIT PROTECTION CIRCUIT") .

## (2) Under voltage lockout protection circuit block (UVLO)

The transient state or a momentary decrease in the power supply voltage, which occurs when the power supply is turned on, may cause the IC to malfunction, resulting in breakdown or degradation of the system. To prevent such malfunctions, under voltage lockout protection circuit detects a decrease in internal reference voltage with respect to the power supply voltage, turned off the output transistor, and set the dead time to $100 \%$ while holding the CSCP terminal (pin 15) at "L" level.
The circuit restores the output transistor to normal when the power supply voltage reaches the threshold voltage of the under-voltage lockout protection circuit.

■ PROTECTION CIRCUIT OPERATING FUNCTION TABLE
This table refers to output condition when protection circuit is operating.

| Operation circuit | OUT1-1 | OUT1-2 | OUT2 | OUT3 | OUT4 | OUT5 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Short-circuit protection circuit | $\underline{H}$ | L | $\underline{H}$ | $\underline{H}$ | L | L |
| Under voltage lockout protection <br> circuit | $\underline{H}$ | L | $\underline{H}$ | $\underline{H}$ | L | L |

## MB39A108

## SETTING THE OUTPUT VOLTAGE




## SETTING THE TRIANGULAR WAVE OSCILLATION FREQUENCY

The triangular wave oscillation frequency can be set by the timing resistor ( $\mathrm{R}_{\mathrm{T}}$ ) connected to the RT terminal (pin 12) and the timing capacitor (Ст) connected to the CT terminal (pin 13).

Triangular wave oscillation frequency : fosc

$$
\text { fosc }(k H z) \div \frac{659600}{C_{T}(\mathrm{pF}) \times R_{T}(k \Omega)}
$$

## MB39A108

## SETTING THE SOFT-START TIME

To prevent rush currents when the IC is turned on, you can set a soft-start by connecting soft-start capacitors (Cs1 to Css) to the CS1 terminal (pin 38) to CS5 terminal (pin 27) respectively.
As shown in the figure below, changing CTLX from " H " to " L " in the CH 1 and CH 2 circuits causes the external soft-start capacitors (Cs1 and Cs2) connected to CS1 and CS2 terminals to start charging with a current approximately $10 \mu \mathrm{~A}$.
As shown in the figure on the next page, changing CTLX from "L" to " H " in the CH 3 to CH 5 circuits causes the external soft-start capacitors connected to CS3 to CS5 terminals to start charging with a current of approximately $1 \mu \mathrm{~A}$.
The error amplifier output (FB1 to FB5) is determined by comparison between the lower voltage of the two noninverted input terminal voltage ( $1.23 \mathrm{~V}(\mathrm{CH}: 1.0 \mathrm{~V}$ ), CS terminal voltages) and the inverted input terminal voltage ( - INE1 to - INE5). The FB terminal voltage is decided for the soft-start period (CS terminal voltage $<1.23 \mathrm{~V}$ ( $\mathrm{CH} 1: 1.0 \mathrm{~V}$ )) by the comparison between - INE terminal voltage and CS terminal voltage. The DC/DC converter output voltage rises in proportion to the CS terminal voltage as the soft-start capacitor externally connected to the CS terminal is charged. The soft-start time is obtained from the following formula :

Soft-start time : ts(time to output 100\%)
CH 1 : ts $(\mathrm{s}) \div 0.100 \times \mathrm{Csx}(\mu \mathrm{F})$
$\mathrm{CH} 2:$ ts $(\mathrm{s}) \div 0.123 \times \mathrm{Csx}(\mu \mathrm{F})$
CH 3 to $\mathrm{CH} 5:$ ts $(\mathrm{s}) \div 1.23 \times \mathrm{Csx}(\mu \mathrm{F})$

- Soft-start circuit (CH1, CH2)



## MB39A108

- Soft-start circuit (CH3 to CH 5 )



## - PROCESSING WHEN NOT USING CS TERMINAL

When soft-start function is not used, leave the CS1 terminal (pin 38), CS2 terminal (pin 1), CS3 terminal (pin 19), CS4 terminal (pin 20), and CS5 terminal (pin 27) open.

- When not setting soft-start time



## MB39A108

## SETTING TIME CONSTANT FOR TIMER-LATCH SHORT-CIRCUIT PROTECTION CIRCUIT

Each channel uses the short-circuit detection comparator (SCP Comp.) to always compare the error amplifier's output level to the reference voltage.
While DC/DC converter load conditions are stable on all channels, the short-circuit detection comparator output remains at "L" level, and the CSCP terminal (pin 15) is held at "L" level.
If the load condition on a channel changes rapidly due to a short-circuit of the load, causing the output voltage to drop, the output of the short-circuit detection comparator on that channel goes to " H " level. This causes the external short-circuit protection capacitor Cscp connected to the CSCP terminal to be charged at $1 \mu \mathrm{~A}$.

Short-circuit detection time : tcscp

$$
\operatorname{tcscp}(\mathrm{s}) \doteqdot 0.70 \times \operatorname{Cscp}(\mu \mathrm{F})
$$

When the capacitor Cscp is charged to the threshold voltage ( $\mathrm{V}_{\boldsymbol{T}} \div 0.7 \mathrm{~V}$ ), the latch is set to and the external FET is turned off (dead time is set to $100 \%$ ). At this time, the latch input is closed and CSCP terminal (pin 15) is held at "L" level.
In addition, the short-circuit detection from external input is capable by using -INS terminal (pin 10) on the shortcircuit detection comparator (SCP Comp.) . The short-circuit detection operation starts when -INS terminal voltage is less than threshold voltage ( $\mathrm{V}_{\text {тн }} \ldots 1 \mathrm{~V}$ ).
When the power supply is turn off and on again or VREF terminal (pin 11) voltage is less than 1.27 V (Min) by setting CTL terminal (pin 6) to "L" level, the latch is released.

- Timer-latch short-circuit protection circuit



## - PROCESSING WHEN NOT USING CSCP TERMINAL

When not using the timer-latch short-circuit protection circuit, connect the CSCP terminal (pin 15) to GND with the shortest distance.

- When not using CSCP terminal



## MB39A108

## SETTING THE DEAD TIME

When the device is set for step-up or inverted output based on the step-up, step-up/down Zeta conversion, stepup/down Sepic conversion, or flyback conversion, the FB terminal voltage may reach and exceed the triangular wave voltage due to load fluctuation. If this is the case, the output transistor is fixed to a full-ON state (ON duty = $100 \%$ ). To prevent this, set the maximum duty of the output transistor.
When the DTC terminal is opened, the maximum duty is $90 \%$ (Typ) because of this IC built-in resistance which sets the DTC terminal voltage.
When the DTC terminal is not used, connect it directly to the VREF terminal (pin 11) as shown below (when no dead time is set).

- When dead time is set
(Setting by built-in resistance $\doteqdot 90 \%$ )


Set the DTC terminal voltage by resistance divider from VREF terminal voltage when you change the maximum duty by external resistance (Refer to "• When dead time is set (Setting by external resistance)" ).
When the DTC terminal voltage is higher than the triangular wave voltage, the output transistor is turned on. The maximum duty calculation formula assuming that triangular wave amplitude : $=0.5 \mathrm{~V}$ and triangular wave lower voltage : $=0.4 \mathrm{~V}$ is given below.

It is possible to set DTC terminal voltage (dead time) by disregarding built-in resistance (include the tolerance) by adjusting external resistance to $1 / 10$ or less of built-in resistance. Set to become 1 mA or less in total of each channel the load current of VREF terminal.

$$
\begin{aligned}
& \operatorname{DUTY}(\mathrm{ON}) \mathrm{Max} \div \frac{\mathrm{Vdt}-0.4 \mathrm{~V}}{0.5 \mathrm{~V}} \times 100(\%)^{*} \\
& \mathrm{Vdt}=\frac{\mathrm{Rb}}{\mathrm{Ra}+\mathrm{Rb}} \times \mathrm{VREF}\left(\text { condition : } \mathrm{Ra}<\frac{\mathrm{R} 1}{10}, \mathrm{Rb}<\frac{\mathrm{R} 2}{10}\right)
\end{aligned}
$$

* : DUTY obtained by the above-mentioned formula is a calculated value. For setting, refer to "ON Duty vs. DTC terminal voltage" in $\square$ TYPICAL CHARACTERISTICS.
- When dead time is set
(Setting by external resistance)


X: Each channel No.

Example setting : For an aim Max duty $(\mathrm{ON})$ of $80 \%(\mathrm{Vdt}=0.8 \mathrm{~V})$ with $\mathrm{Ra}=13.7 \mathrm{k} \Omega$ and $\mathrm{Rb}=9.1 \mathrm{k} \Omega$

- Calculation using external resistors Ra and Rb only

$$
\mathrm{Vdt}=\frac{\mathrm{Rb}}{\mathrm{Ra}+\mathrm{Rb}} \times \mathrm{VREF} \div 0.80 \mathrm{~V}
$$

$\operatorname{DUTY}(\mathrm{ON}) \operatorname{Max} \div \frac{\mathrm{Vdt}-0.4 \mathrm{~V}}{0.5 \mathrm{~V}} \times 100(\%) \div 80 \%^{*} \ldots[1]$

- Calculation considering internal resistor (tolerance $\pm 20 \%$ ) also

$$
\mathrm{Vdt}=\frac{(\mathrm{Rb} \text { and } \mathrm{R} 2 \text { combined resistance })}{(\mathrm{Ra} \text { and } \mathrm{R} 1 \text { combined resistance })+(\mathrm{Rb} \text { and } \mathrm{R} 2 \text { combined resistance })} \times \mathrm{VREF} \div 0.80 \mathrm{~V} \pm 0.13 \%
$$

DUTY $(\mathrm{ON})$ Max $\div \frac{\mathrm{Vdt}-0.4 \mathrm{~V}}{0.5 \mathrm{~V}} \times 100(\%) \div 80 \% \pm 0.2 \%^{*} \ldots$ [2]
*: Based on [1] and [2] above, selecting external resistances of 1/10th or less of the built-in resistance enables the built-in resistance to be ignored.
As for the duty difference, please expect $\pm 5 \%$ (at fosc $=1 \mathrm{MHz}$ ). It is because of being with the difference of a triangular wave amplitude.

## MB39A108

## OPERATION EXPLANATION WHEN CTL TURNING ON AND OFF

When CTL is turned on, internal reference voltage VR and VREF generate. When VREF exceeds each threshold voltage (VTH1,VTH2) of UVLO1 and UVLO2 (under voltage lockout protection circuit), UVLO1 and UVLO2 are released, and the operation of output drive circuit of each channel becomes possible.
When CTL is off, VR and VREF fall. When VREF decreases and UVLO1 and UVLO2 fall below each reset voltage (VRST1,VRST2), UVLO operates and output Drive circuit of each channel is forcibly done the operation stop, and makes the output off state.
When period to reaching to 2.0 V by VREF voltage after UVLO1 and UVLO2 are released by turning on CTL (refer to a and b in "• Timing chart") and VREF decreases from 2.0 V after turning off CTL and the period until do the operation of UVLO1 and UVLO2(refer to a' and b' in "• Timing chart"), the bias voltage and the bias current in IC do not reach a prescribed value because VREF which is the reference voltage does not reach 2.0 V , and the speed of response for IC has decreased.
Moreover, when it does the turning on and off of the input sudden change, the load sudden change, and CTL3 to CTL5 in this period, IC cannot conform and the output might overshoot.
Therefore, impress the voltage to CTL terminal by which the VREF terminal voltage never stays in the abovementioned period.

- CTL block equivalent circuit

- Timing chart



## MB39A108

## ABOUT THE LOW VOLTAGE OPERATION

1.7 V or more is necessary for the VCC terminal and the VCCO terminal for the self-power supply type to use the step-up circuit as the start voltage.

Even if Vin decreases up to 1.5 V afterwards, it is possible to operate if the VCC terminal voltage and the VCCO terminal voltage rise to 2.5 V or more after start-up.
However, it is necessary not to exceed the maximum duty set value by the duty due to the Vin decrease.
Include other channels, and confirm an enough operation margin when using it.

```
- Example of self-power supply method circuit
```



## I/O EQUIVALENT CIRCUIT

- Reference voltage block

- Control block
- Channel control block (CH3 to to CH 5 )

- Soft-start block

- Triangular wave oscillator block (RT)

- Short-circuit detection block

- Triangular wave oscillator block (CT)

- Error amplifier block (CH1 to CH5)


X : Each channel No.
(Continued)

## MB39A108

(Continued)


## APPLICATION EXAMPLE



## MB39A108

## PARTS LIST

| COMPONENT | ITEM | SPECIFICATION |  | VENDOR | PARTS No. |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{gathered} \text { Q1, Q3 } \\ \text { Q2, Q7, Q9 } \\ \text { Q5 } \end{gathered}$ | P-ch FET <br> N-ch FET <br> P-ch FET | $\begin{gathered} \mathrm{VDS}=-12 \mathrm{~V}, \mathrm{ID}=-1.5 \mathrm{~A} \\ \mathrm{VDS}=20 \mathrm{~V}, \mathrm{ID}=1.8 \mathrm{~A} \\ \mathrm{VDS}=-20 \mathrm{~V}, \mathrm{ID}=-2 \mathrm{~A} \end{gathered}$ |  | SANYO <br> SANYO <br> SANYO | $\begin{aligned} & \hline \text { MCH3317 } \\ & \text { MCH3405 } \\ & \text { MCH3306 } \end{aligned}$ |
| $\begin{array}{\|c} \text { D1, D2, D6 } \\ \text { D4, D5, D7 to D9 } \end{array}$ | Diode Diode | $\begin{gathered} \mathrm{VF}=0.4 \mathrm{~V}(\mathrm{Max}), \text { at } \mathrm{IF}=1 \mathrm{~A} \\ \mathrm{VF}=0.55 \mathrm{~V}(\mathrm{Max}) \text {, at } \mathrm{IF}=0.5 \mathrm{~A} \end{gathered}$ |  | SANYO SANYO | $\begin{gathered} \hline \text { SBS004 } \\ \text { SB05-05CP } \end{gathered}$ |
| $\begin{aligned} & \text { L1, L4 } \\ & \text { L2, L5 } \end{aligned}$ | Inductor Inductor | $\begin{aligned} & 10 \mu \mathrm{H} \\ & 15 \mu \mathrm{H} \end{aligned}$ | $\begin{aligned} & 0.94 \mathrm{~A}, 56 \mathrm{~m} \Omega \\ & 0.76 \mathrm{~A}, 97 \mathrm{~m} \Omega \end{aligned}$ | TDK TDK | RLF5018T- <br> 100MR94 <br> RLF5018T- <br> 150MR76 |
| T1, T2 | Transformer | - | - | SUMIDA | CLQ52 5388-T138 |
| C1, C3 C2, C4, C12 C8, C11 C9, C10 C13 C14 C16 to C18 C23 to C25, C27 C26, C28 C29 to C34 C35 C36 C37 | Ceramics Condenser Ceramics Condenser Ceramics Condenser Ceramics Condenser Ceramics Condenser Ceramics Condenser Ceramics Condenser Ceramics Condenser Ceramics Condenser Ceramics Condenser Ceramics Condenser Ceramics Condenser Ceramics Condenser | $\begin{gathered} 1 \mu \mathrm{~F} \\ 4.7 \mu \mathrm{~F} \\ 1 \mu \mathrm{~F} \\ 2.2 \mu \mathrm{~F} \\ 10 \mu \mathrm{~F} \\ 1 \mu \mathrm{~F} \\ 2.2 \mu \mathrm{~F} \\ 0.1 \mu \mathrm{~F} \\ 0.047 \mu \mathrm{~F} \\ 0.1 \mu \mathrm{~F} \\ 2200 \mathrm{pF} \\ 100 \mathrm{pF} \\ 0.1 \mu \mathrm{~F} \end{gathered}$ | $\begin{aligned} & 25 \mathrm{~V} \\ & 16 \mathrm{~V} \\ & 25 \mathrm{~V} \\ & 25 \mathrm{~V} \\ & 6.3 \mathrm{~V} \\ & 25 \mathrm{~V} \\ & 25 \mathrm{~V} \\ & 50 \mathrm{~V} \\ & 50 \mathrm{~V} \\ & 50 \mathrm{~V} \\ & 50 \mathrm{~V} \\ & 50 \mathrm{~V} \\ & 50 \mathrm{~V} \end{aligned}$ | TDK TDK TDK TDK TDK TDK TDK TDK TDK TDK TDK TDK TDK | C3216JB1E105K C3216JB1C475K C3216JB1E105K C3216JB1E225K C3216JB0J106K C3216JB1E105K C3216JB1E225K C1608JB1H104K C1608JB1H473K C1608JB1H104K C1608JB1H222K C1608CH1H101J C1608JB1H104K |
| R35, R39 R36 R37 R38 R40, R41 R42, R48, R54 R45, R57 R46, R52, R58 R47, R59 R51 R53 R60 R63 | Resistor <br> Resistor <br> Resistor <br> Resistor <br> Resistor <br> Resistor <br> Resistor <br> Resistor <br> Resistor <br> Resistor <br> Resistor <br> Resistor <br> Resistor | $\begin{gathered} 510 \Omega \\ 4.3 \mathrm{k} \Omega \\ 24 \mathrm{k} \Omega \\ 2 \mathrm{k} \Omega \\ 15 \mathrm{k} \Omega \\ 1 \mathrm{k} \Omega \\ 680 \Omega \\ 30 \mathrm{k} \Omega \\ 10 \mathrm{k} \Omega \\ 300 \Omega \\ 18 \mathrm{k} \Omega \\ 1 \mathrm{k} \Omega \\ 6.8 \mathrm{k} \Omega \end{gathered}$ | $\begin{aligned} & 0.5 \% \\ & 0.5 \% \\ & 0.5 \% \\ & 0.5 \% \\ & 0.5 \% \\ & 0.5 \% \\ & 0.5 \% \\ & 0.5 \% \\ & 0.5 \% \\ & 0.5 \% \\ & 0.5 \% \\ & 0.5 \% \\ & 0.5 \% \end{aligned}$ | ssm <br> ssm <br> ssm <br> ssm <br> ssm <br> ssm <br> ssm <br> ssm <br> ssm <br> ssm <br> ssm <br> ssm <br> ssm | RR0816P-511-D <br> RR0816P-432-D <br> RR0816P-243-D <br> RR0816P-202-D <br> RR0816P-153-D <br> RR0816P-102-D <br> RR0816P-681-D <br> RR0816P-303-D <br> RR0816P-103-D <br> RR0816P-301-D <br> RR0816P-183-D <br> RR0816P-102-D <br> RR0816P-682-D |

Note : SANYO : SANYO Electric Co., Ltd.
TDK : TDK Corporation
SUMIDA : Sumida Corporation
ssm : SUSUMU CO., LTD.

## REFERENCE DATA



Each CH efficiency vs. Input voltage


## MB39A108


(Continued)

(Continued)

## MB39A108


(Continued)
(Continued)
Switching waveform (CH4)


Switching waveform (CH5)

$\mathrm{Ta}=+25^{\circ} \mathrm{C}$
$\mathrm{V}_{\mathrm{IN}}=3.6 \mathrm{~V}$
TVo2-1 $=15 \mathrm{~V}$
Tlo2-1 $=10 \mathrm{~mA}$
TVo2-2 $=5 \mathrm{~V}$
Tlo2-2 $=50 \mathrm{~mA}$
TVo2-3 $=-7.5 \mathrm{~V}$
Tlo2-3 $=-5 \mathrm{~mA}$

## MB39A108

## USAGE PRECAUTIONS

- Printed circuit board ground lines should be set up with consideration for common impedance.
- Take appropriate static electricity measures.
- Containers for semiconductor materials should have anti-static protection or be made of conductive material.
- After mounting, printed circuit boards should be stored and shipped in conductive bags or containers.
- Work platforms, tools, and instruments should be properly grounded.
- Working personnel should be grounded with resistance of $250 \mathrm{k} \Omega$ to $1 \mathrm{M} \Omega$ between body and ground.
- Do not apply negative voltages.
- The use of negative voltages below -0.3 V may create parasitic transistors on LSI lines, which can cause malfunction.


## ORDERING INFORMATION

| Part number | Package | Remarks |
| :---: | :---: | :---: |
| MB39A108PFT-DE1 | 38-pin plastic TSSOP <br> (FPT-38P-M03) | Lead Free version |
| MB39A108PV2-DE1 | 40-pin plastic BCC <br> (LCC-40P-M07) | Lead Free version |

## - EV BOARD ORDERING INFORMATION

| EV board part No. | EV board version No. | Remarks |
| :---: | :---: | :---: |
| MB39A108EVB-01 | Board Rev. 1.0 | TSSOP-38P |

## - RoHS COMPLIANCE INFORMATION OF LEAD (Pb) FREE VERSION

The LSI products of Fujitsu with "E1" are compliant with RoHS Directive, and has observed the standard of lead, cadmium, mercury, Hexavalent chromium, polybrominated biphenyls (PBB) , and polybrominated diphenyl ethers (PBDE).
The product that conforms to this standard is added "E1" at the end of the part number.

## MB39A108

## MARKING FORMAT (LEAD FREE VERSION)



## MB39A108

## LABELING SAMPLE (LEAD FREE VERSION)



RECOMMENDED CONDITIONS OF MOISTURE SENSITIVITY LEVEL

| Item | Condition |  |
| :---: | :---: | :---: |
| Mounting Method | IR (infrared reflow), Manual soldering (partial heating method) |  |
| Mounting times | 2 times |  |
| Storage period | Before opening | Please use it within two years after <br> Manufacture. |
|  | From opening to the 2nd <br> reflow | Less than 8 days |
|  | When the storage period after <br> opening was exceeded | Please processes within 8 days <br> after baking (125 $\left.{ }^{\circ} \mathrm{C}, 24 \mathrm{H}\right)$ |
| Storage conditions | $5^{\circ} \mathrm{C}$ to $30^{\circ} \mathrm{C}, 70 \% \mathrm{RH}$ or less (the lowest possible humidity) |  |

## [Temperature Profile for FJ Standard IR Reflow]

(1) IR (infrared reflow)

(a) Temperature Increase gradient : Average $1^{\circ} \mathrm{C} / \mathrm{s}$ to $4^{\circ} \mathrm{C} / \mathrm{s}$
(b) Preliminary heating
: Temperature $170^{\circ} \mathrm{C}$ to $190^{\circ} \mathrm{C}, 60 \mathrm{~s}$ to 180 s
(c) Temperature Increase gradient
: Average $1^{\circ} \mathrm{C} / \mathrm{s}$ to $4^{\circ} \mathrm{C} / \mathrm{s}$
(d) Actual heating
: Temperature $260^{\circ} \mathrm{C}$ Max; $255^{\circ} \mathrm{C}$ or more, 10 s or less
(d')
: Temperature $230^{\circ} \mathrm{C}$ or more, 40 s or less
or
Temperature $225^{\circ} \mathrm{C}$ or more, 60 s or less
or
Temperature $220^{\circ} \mathrm{C}$ or more, 80 s or less
(e) Cooling : Natural cooling or forced cooling

Note : Temperature : the top of the package body
(2) Manual soldering (partial heating method)

Conditions : Temperature $400^{\circ} \mathrm{C}$ Max
Times : 5 s max/pin

MB39A108PV2-DE1 (BCC-40)
RECOMMENDED CONDITIONS OF MOISTURE SENSITIVITY LEVEL

| Item | Condition |  |
| :---: | :---: | :---: |
| Mounting Method | IR (infrared reflow), Manual soldering (partial heating method) |  |
| Mounting times | 2 times |  |
| Storage period | Before opening | Please use it within two years after |
|  |  |  |
| Storage conditions | From opening to the reflow | Ma |

## [Temperature Profile for FJ Standard IR Reflow]

(1) IR (infrared reflow)

(a) Temperature Increase gradient : Average $1^{\circ} \mathrm{C} / \mathrm{s}$ to $4^{\circ} \mathrm{C} / \mathrm{s}$
(b) Preliminary heating
: Temperature $170^{\circ} \mathrm{C}$ to $190^{\circ} \mathrm{C}, 60 \mathrm{~s}$ to 180 s
(c) Temperature Increase gradient
: Average $1^{\circ} \mathrm{C} / \mathrm{s}$ to $4^{\circ} \mathrm{C} / \mathrm{s}$
(d) Actual heating
: Temperature $260^{\circ} \mathrm{C}$ Max; $255^{\circ} \mathrm{C}$ or more, 10 s or less
(d')
: Temperature $230^{\circ} \mathrm{C}$ or more, 40 s or less
or
Temperature $225^{\circ} \mathrm{C}$ or more, 60 s or less
or
Temperature $220^{\circ} \mathrm{C}$ or more, 80 s or less
(e) Cooling : Natural cooling or forced cooling

Note : Temperature : the top of the package body
(2) Manual soldering (partial heating method)

Conditions : Temperature $400^{\circ} \mathrm{C}$ Max
Times : 5 s max/pin

## PACKAGE DIMENSION

| 38-pin plastic TSSOP | Lead pitch | 0.50 mm |
| :---: | :---: | :---: |
| Package width $\times$ <br> package length | $4.40 \times 9.70 \mathrm{~mm}$ |  |
|  | Lead shape | Gullwing |
| (FPT-38P-M03) | Sealing method | Plastic mold |


(Continued)

## MB39A108

(Continued)

| 40-pin plastic BCC | Lead pitch | 0.50 mm |
| :---: | :---: | :---: |
| Package width $\times$ <br> package length | $6.00 \mathrm{~mm} \times 6.00 \mathrm{~mm}$ |  |
| Sealing method | Plastic mold |  |
| Mounting height | 0.80 mm MAX |  |
|  | Weight | 0.05 g |
|  |  |  |



## FUJITSU LIMITED


#### Abstract

All Rights Reserved. The contents of this document are subject to change without notice. Customers are advised to consult with FUJITSU sales representatives before ordering. The information, such as descriptions of function and application circuit examples, in this document are presented solely for the purpose of reference to show examples of operations and uses of Fujitsu semiconductor device; Fujitsu does not warrant proper operation of the device with respect to use based on such information. When you develop equipment incorporating the device based on such information, you must assume any responsibility arising out of such use of the information. Fujitsu assumes no liability for any damages whatsoever arising out of the use of the information.


Any information in this document, including descriptions of function and schematic diagrams, shall not be construed as license of the use or exercise of any intellectual property right, such as patent right or copyright, or any other right of Fujitsu or any third party or does Fujitsu warrant non-infringement of any third-party's intellectual property right or other right by using such information. Fujitsu assumes no liability for any infringement of the intellectual property rights or other rights of third parties which would result from the use of information contained herein.
The products described in this document are designed, developed and manufactured as contemplated for general use, including without limitation, ordinary industrial use, general office use, personal use, and household use, but are not designed, developed and manufactured as contemplated (1) for use accompanying fatal risks or dangers that, unless extremely high safety is secured, could have a serious effect to the public, and could lead directly to death, personal injury, severe physical damage or other loss (i.e., nuclear reaction control in nuclear facility, aircraft flight control, air traffic control, mass transport control, medical life support system, missile launch control in weapon system), or (2) for use requiring extremely high reliability (i.e., submersible repeater and artificial satellite).
Please note that Fujitsu will not be liable against you and/or any third party for any claims or damages arising in connection with above-mentioned uses of the products.
Any semiconductor devices have an inherent chance of failure. You must protect against injury, damage or loss from such failures by incorporating safety design measures into your facility and equipment such as redundancy, fire protection, and prevention of over-current levels and other abnormal operating conditions.
If any products described in this document represent goods or technologies subject to certain restrictions on export under the Foreign Exchange and Foreign Trade Law of Japan, the prior authorization by Japanese government will be required for export of those products from Japan.


[^0]:    *: Standard design value

[^1]:    ＊：Standard design value

