# WCMS0808C1X



# 32Kx8 Static RAM

LOW output enable  $(\overline{\text{OE}})$  and three-state drivers. This device has an automatic power-down feature, reducing the power consumption by 99.9% when deselected. The WCMS0808C1X is in the standard 450-mil-wide (300-mil body width) SOIC and packages.

An active LOW write enable signal ( $\overline{\text{WE}}$ ) controls the writing/reading operation of the memory. When CE and WE inputs are both LOW, data on the eight data input/output pins (I/O<sub>0</sub> through I/O<sub>7</sub>) is written into the memory location addressed by the address present on the address pins (A<sub>0</sub> through A<sub>14</sub>). Reading the device is accomplished by selecting the device and enabling the outputs, CE and OE active LOW, while WE remains inactive or HIGH. Under these conditions, the contents of the location addressed by the information on address pins are present on the eight data input/output pins.

The input/output pins remain in a high-impedance state unless the chip is selected, outputs are enabled, and write enable (WE) is HIGH.

#### Features

- Low active power — 275 mW (max.)
- Low standby power
   28 μW (max.)
- Easy memory expansion with CE and OE features
- TTL-compatible inputs and outputs
- Automatic power-down when deselected
- CMOS for optimum speed/power

### **Functional Description**

The WCMS0808C1X is a high-performance CMOS static RAM organized as 32K words by 8 bits. Easy memory expansion is provided by an active LOW chip enable ( $\overline{CE}$ ) and active





# WCMS0808C1X

## **Maximum Ratings**

(Above which the useful life may be impaired. For user guidelines, not tested.)

| Storage Temperature                                          | 65°C to +150°C                  |
|--------------------------------------------------------------|---------------------------------|
| Ambient Temperature with<br>Power Applied                    | 0°C to +70°C                    |
| Supply Voltage to Ground Potential<br>(Pin 28 to Pin 14)     | –0.5V to +7.0V                  |
| DC Voltage Applied to Outputs in High Z State <sup>[1]</sup> | –0.5V to V <sub>CC</sub> + 0.5V |

| DC Input Voltage <sup>[1]</sup>                            | –0.5V to V <sub>CC</sub> + 0.5V |
|------------------------------------------------------------|---------------------------------|
| Output Current into Outputs (LOW)                          | 20 mA                           |
| Static Discharge Voltage<br>(per MIL-STD-883, Method 3015) | >2001V                          |
| Latch-Up Current                                           | >200 mA                         |

## **Operating Range**

| Range      | Ambient Temperature | V <sub>cc</sub> |
|------------|---------------------|-----------------|
| Industrial | –40°C to +85°C      | 5V ± 10%        |

Electrical Characteristics Over the Operating Range

|                  |                                                    |                                                                                                                                                                                          | W    | CMS0808C           | 1X                       |      |
|------------------|----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------------------|--------------------------|------|
| Parameter        | Description                                        | Test Conditions                                                                                                                                                                          | Min. | Typ <sup>[2]</sup> | Max.                     | Unit |
| V <sub>OH</sub>  | Output HIGH Voltage                                | $V_{CC}$ = Min., $I_{OH}$ = -1.0 mA                                                                                                                                                      | 2.4  |                    |                          | V    |
| V <sub>OL</sub>  | Output LOW Voltage                                 | $V_{CC}$ = Min., $I_{OL}$ = 2.1 mA                                                                                                                                                       |      |                    | 0.4                      | V    |
| V <sub>IH</sub>  | Input HIGH Voltage                                 |                                                                                                                                                                                          | 2.2  |                    | V <sub>CC</sub><br>+0.5V | V    |
| V <sub>IL</sub>  | Input LOW Voltage                                  |                                                                                                                                                                                          | -0.5 |                    | 0.8                      | V    |
| I <sub>IX</sub>  | Input Load Current                                 | $GND \le V_I \le V_{CC}$                                                                                                                                                                 | -0.5 |                    | +0.5                     | μΑ   |
| I <sub>OZ</sub>  | Output Leakage<br>Current                          | $GND \le V_O \le V_{CC}$ , Output Disabled                                                                                                                                               | -0.5 |                    | +0.5                     | μA   |
| I <sub>CC</sub>  | V <sub>CC</sub> Operating Supply<br>Current        | $V_{CC} = Max.,$<br>$I_{OUT} = 0 mA,$<br>$f = f_{MAX} = 1/t_{RC}$                                                                                                                        |      | 25                 | 50                       | mA   |
| I <sub>SB1</sub> | Automatic CE<br>Power-Down Current—<br>TTL Inputs  | $\begin{array}{l} \text{Max. } V_{CC}, \overline{CE} \geq V_{IH}, \\ V_{IN} \geq V_{IH} \text{ or} \\ V_{IN} \leq V_{IL}, f = f_{MAX} \end{array}$                                       |      | 0.3                | 0.5                      | mA   |
| I <sub>SB2</sub> | Automatic CE<br>Power-Down Current—<br>CMOS Inputs | $\label{eq:max_constraint} \begin{array}{l} \displaystyle \frac{Max.\ V_{CC},}{CE \geq V_{CC}-0.3V} \\ \displaystyle V_{IN} \geq V_{CC}-0.3V \\ or\ V_{IN} \leq 0.3V, \ f=0 \end{array}$ |      | 0.1                | 10                       | μΑ   |

### Capacitance<sup>[3]</sup>

| Parameter        | Description        | Test Conditions                         | Max. | Unit |
|------------------|--------------------|-----------------------------------------|------|------|
| C <sub>IN</sub>  | Input Capacitance  | $T_A = 25^{\circ}C, f = 1 \text{ MHz},$ | 6    | pF   |
| C <sub>OUT</sub> | Output Capacitance | $V_{CC} = 5.0V$                         | 8    | pF   |

Note:

V<sub>IL</sub> (min.) = -2.0V for pulse durations of less than 20 ns.
 Typical specifications are the mean values measured over a large sample size across normal production process variations and are taken at nominal conditions (T<sub>A</sub> = 25°C, V<sub>CC</sub>). Parameters are guaranteed by design and characterization, and not 100% tested.
 Tested initially and after any design or process changes that may affect these parameters.



## **AC Test Loads and Waveforms**





## **Data Retention Characteristics**

| Parameter                       | Description                             | Conditions <sup>[4]</sup>                                                                                                                                                               | Min.            | <b>Typ.</b> <sup>[2]</sup> | Max. | Unit |
|---------------------------------|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|----------------------------|------|------|
| V <sub>DR</sub>                 | V <sub>CC</sub> for Data Retention      | $\begin{array}{l} \frac{V_{CC}}{CE}=3.0\text{V},\\ \overline{CE}\geq V_{CC}-0.3\text{V},\\ \overline{V}_{IN}\geq V_{CC}-0.3\text{V or}\\ \overline{V}_{IN}\leq 0.3\text{V} \end{array}$ | 2.0             |                            |      | V    |
| I <sub>CCDR</sub>               | Data Retention Current                  |                                                                                                                                                                                         |                 | 0.1                        | 10   | μA   |
| t <sub>CDR</sub> <sup>[3]</sup> | Chip Deselect to Data<br>Retention Time |                                                                                                                                                                                         | 0               |                            |      | ns   |
| t <sub>R</sub> <sup>[3]</sup>   | Operation Recovery<br>Time              |                                                                                                                                                                                         | t <sub>RC</sub> |                            |      | ns   |

#### **Data Retention Waveform**



Note: 4. No input may exceed V<sub>CC</sub>+0.5V.



#### Switching Characteristics Over the Operating Range<sup>[10]</sup>

|                            |                                     | WCMS | 0808C1X |      |
|----------------------------|-------------------------------------|------|---------|------|
| Parameter                  | Description                         | Min. | Max.    | Unit |
| READ CYCLE                 | -                                   |      | 1       | I    |
| t <sub>RC</sub>            | Read Cycle Time                     | 70   |         | ns   |
| t <sub>AA</sub>            | Address to Data Valid               |      | 70      | ns   |
| t <sub>OHA</sub>           | Data Hold from Address Change       | 5    |         | ns   |
| t <sub>ACE</sub>           | CE LOW to Data Valid                |      | 70      | ns   |
| t <sub>DOE</sub>           | OE LOW to Data Valid                |      | 35      | ns   |
| t <sub>LZOE</sub>          | OE LOW to Low Z <sup>[6]</sup>      | 5    |         | ns   |
| t <sub>HZOE</sub>          | OE HIGH to High Z <sup>[6, 7]</sup> |      | 25      | ns   |
| t <sub>LZCE</sub>          | CE LOW to Low Z <sup>[6]</sup>      | 5    |         | ns   |
| t <sub>HZCE</sub>          | CE HIGH to High Z <sup>[6, 7]</sup> |      | 25      | ns   |
| t <sub>PU</sub>            | CE LOW to Power-Up                  | 0    |         | ns   |
| t <sub>PD</sub>            | CE HIGH to Power-Down               |      | 70      | ns   |
| WRITE CYCLE <sup>[8,</sup> | 9]                                  |      | 1       | I    |
| t <sub>WC</sub>            | Write Cycle Time                    | 70   |         | ns   |
| t <sub>SCE</sub>           | CE LOW to Write End                 | 60   |         | ns   |
| t <sub>AW</sub>            | Address Set-Up to Write End         | 60   |         | ns   |
| t <sub>HA</sub>            | Address Hold from Write End         | 0    |         | ns   |
| t <sub>SA</sub>            | Address Set-Up to Write Start       | 0    |         | ns   |
| t <sub>PWE</sub>           | WE Pulse Width                      | 50   |         | ns   |
| t <sub>SD</sub>            | Data Set-Up to Write End            | 30   |         | ns   |
| t <sub>HD</sub>            | Data Hold from Write End            | 0    |         | ns   |
| t <sub>HZWE</sub>          | WE LOW to High Z <sup>[6, 7]</sup>  |      | 25      | ns   |
| t <sub>LZWE</sub>          | WE HIGH to Low Z <sup>[6]</sup>     | 5    |         | ns   |

Notes:

5.

6.

7.

Test conditions assume signal transition time of 5 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V, and output loading of the specified  $I_{OL}/I_{OH}$  and 100-pF load capacitance. At any given temperature and voltage condition,  $t_{HZCE}$  is less than  $t_{LZCE}$ ,  $t_{HZOE}$  is less than  $t_{LZOE}$ , and  $t_{HZWE}$  is less than  $t_{LZWE}$  for any given device.  $t_{HZOE}$ ,  $t_{HZCE}$ , and  $t_{HZWE}$  are specified with  $C_L = 5$  pF as in part (b) of AC Test Loads. Transition is measured ±500 mV from steady-state voltage. The internal write time of the memory is defined by the overlap of CE LOW and WE LOW. Both signals must be LOW to initiate a write and either signal can terminate a write by going HIGH. The data input set-up and hold timing should be referenced to the rising edge of the signal that terminates the write. The minimum write cycle time for write cycle #3 (WE controlled, OE LOW) is the sum of  $t_{HZWE}$  and  $t_{SD}$ 8.

9.



# **Switching Waveforms**





#### Notes:

 10. Device is continuously selected.  $\overline{OE}$ ,  $\overline{CE} = V_{IL}$ .

 11. WE is HIGH for read cycle.

 12. Address valid prior to or coincident with  $\overline{CE}$  transition LOW.



# Switching Waveforms (continued)





Notes:

13. Data I/O is high impedance if  $\overline{OE} = V_{IB}$ . 14. If  $\overline{OE}$  goes HIGH simultaneously with  $\overline{WE}$  HIGH, the output remains in a high-impedance state.



# Switching Waveforms (continued)



Note:

15. During this period, the I/Os are in output state and input signals should not be applied.

#### **Truth Table**

| CE | WE | OE | Inputs/Outputs | Mode                      | Power                      |
|----|----|----|----------------|---------------------------|----------------------------|
| Н  | Х  | Х  | High Z         | Deselect/Power-Down       | Standby (I <sub>SB</sub> ) |
| L  | Н  | L  | Data Out       | Read                      | Active (I <sub>CC</sub> )  |
| L  | L  | Х  | Data In        | Write                     | Active (I <sub>CC</sub> )  |
| L  | Н  | Н  | High Z         | Deselect, Output Disabled | Active (I <sub>CC</sub> )  |



## **Ordering Information**

| Speed<br>(ns) | Ordering Code    | Package<br>Name | Package Type                                     | Operating<br>Range |
|---------------|------------------|-----------------|--------------------------------------------------|--------------------|
| 70            | WCMS0808C1X-NF70 | N28             | 28-Lead 450-Mil (300-Mil Body Width) Narrow SOIC | Industrial         |
|               | WCMS0808C1X-TF70 | T28             | 28-Lead Thin Small Outiline Package (TSOP)       |                    |

# Package Diagrams

28-Lead 450-Mil (300-Mil Body Width) SOIC, N28



DIMENSIONS IN INCHES MIN. MAX. LEAD COPLANARITY 0.004 MAX.





### Package Diagrams (continued)

#### 28-Lead Thin Small Outline Package, T28







# 32Kx8 Static RAM

| Document Title: WCMS0808C1X, 32K x 8 Static RAM |          |        |            |                    |                          |  |
|-------------------------------------------------|----------|--------|------------|--------------------|--------------------------|--|
| REV.                                            | Spec #   | ECN #  | Issue Date | Orig. of<br>Change | Description<br>of Change |  |
| **                                              | 38-14010 | 115225 | 1/17/02    | MGN                | New<br>Datasheet         |  |