

# STSJ60NH3LL

## N-channel 30V - 0.004Ω - 15A - PowerSO-8™ STripFET™ Power MOSFET for DC-DC conversion

### **General features**

| Туре        | V <sub>DSS</sub> | R <sub>DS(on)</sub> | Ι <sub>D</sub>     |
|-------------|------------------|---------------------|--------------------|
| STSJ60NH3LL | 30V              | <0.0057Ω            | 15A <sup>(2)</sup> |

- Optimal R<sub>DS(on)</sub> x Qg trade-off @ 4.5 V
- Conduction losses reduced
- Improved junction-case thermal resistance
- Low threshold device

### Description

This device utilizes the latest advanced design rules of ST's proprietary STripFET<sup>™</sup> technology. This process coupled to unique metallization techniques realizes the most advanced low voltage Power MOSFET in SO-8 ever produced. The exposed slug reduces the Rthj-c improving the current capability.

## Applications

Switching application



## Internal schematic diagram



### Order codes

| Part number | Marking | Package    | Packaging   |
|-------------|---------|------------|-------------|
| STSJ60NH3LL | 60H3LL- | PowerSO-8™ | Tape & reel |

## Contents

| 1 | Electrical ratings                      | 3  |
|---|-----------------------------------------|----|
| 2 | Electrical characteristics              | 4  |
|   | 2.1 Electrical characteristics (curves) | 6  |
| 3 | Test circuit                            | 8  |
| 4 | Package mechanical data                 | 9  |
| 5 | Revision history                        | 11 |



### 1

# **Electrical ratings**

| Table 1. Absolute maximum ratings | Table 1. | Absolute | maximum | ratings |
|-----------------------------------|----------|----------|---------|---------|
|-----------------------------------|----------|----------|---------|---------|

| Symbol                          | Parameter                                            | Value      | Unit |
|---------------------------------|------------------------------------------------------|------------|------|
| V <sub>DS</sub>                 | Drain-source voltage (V <sub>GS</sub> = 0)           | 30         | V    |
| V <sub>GS</sub>                 | Gate- source voltage                                 | ± 16       | V    |
| I <sub>D</sub> <sup>(1)</sup>   | Drain current (continuous) at $T_{C} = 25^{\circ}C$  | 60         | А    |
| I <sub>D</sub>                  | Drain current (continuous) at T <sub>C</sub> = 100°C | 37.5       | А    |
| I <sub>D</sub> <sup>(2)</sup>   | Drain current (continuous) at T <sub>C</sub> = 25°C  | 15         | А    |
| I <sub>D</sub>                  | Drain current (continuous) at T <sub>C</sub> = 100°C | 9.4        | А    |
| I <sub>DM</sub> <sup>(3)</sup>  | Drain current (pulsed)                               | 60         | А    |
| P <sub>tot</sub> <sup>(1)</sup> | Total dissipation at $T_C = 25^{\circ}C$             | 50         | W    |
| P <sub>tot</sub> <sup>(2)</sup> | Total dissipation at $T_C = 25^{\circ}C$             | 3          | W    |
| T <sub>stg</sub>                | Storage temperature                                  | -55 to 150 | °C   |
| Tj                              | Operating junction temperature                       | -55 10 150 | Ŭ    |

1. This value is rated according to Rthj-c

2. This value is rated according to Rthj-pcb

3. Pulse width limited by safe operating area

| Symbol    | Parameter                                    | Value | Unit |
|-----------|----------------------------------------------|-------|------|
| Rthj-case | Thermal resistance junction-case (drain) Max | 2.5   | °C/W |
| Rthj-amb  | Thermal resistance junction-ambient Max      | 42    | °C/W |

## 2 Electrical characteristics

(T<sub>CASE</sub>=25°C unless otherwise specified)

| Symbol               | Parameter                                                | Test condictions                                                    | Min. | Тур.           | Max.             | Unit     |
|----------------------|----------------------------------------------------------|---------------------------------------------------------------------|------|----------------|------------------|----------|
| V <sub>(BR)DSS</sub> | Drain-source<br>breakdown voltage                        | I <sub>D</sub> = 250 μA, V <sub>GS</sub> = 0                        | 30   |                |                  | V        |
| I <sub>DSS</sub>     | Zero gate voltage<br>drain current (V <sub>GS</sub> = 0) | V <sub>DS</sub> = Max rating<br>V <sub>DS</sub> = Max rating @125°C |      |                | 1<br>10          | μΑ<br>μΑ |
| I <sub>GSS</sub>     | Gate-body leakage<br>current (V <sub>DS</sub> = 0)       | V <sub>GS</sub> = ± 16V                                             |      |                | ±100             | nA       |
| V <sub>GS(th)</sub>  | Gate threshold voltage                                   | $V_{DS} = V_{GS}, I_D = 250 \mu A$                                  | 1    |                |                  | V        |
| R <sub>DS(on)</sub>  | Static drain-source on resistance                        | $V_{GS} = 10V, I_D = 7.5A$<br>$V_{GS} = 4.5V, I_D = 7.5A$           |      | 0.004<br>0.005 | 0.0057<br>0.0075 | Ω<br>Ω   |

#### Table 3. On/off states

#### Table 4. Dynamic

| Symbol                                                   | Parameter                                                                  | Test condictions                                                        | Min. | Тур.              | Max. | Unit           |
|----------------------------------------------------------|----------------------------------------------------------------------------|-------------------------------------------------------------------------|------|-------------------|------|----------------|
| C <sub>iss</sub><br>C <sub>oss</sub><br>C <sub>rss</sub> | Input capacitance<br>Output capacitance<br>Reverse transfer<br>capacitance | V <sub>DS</sub> =25V, f=1MHz, V <sub>GS</sub> = 0                       |      | 1810<br>565<br>41 |      | pF<br>pF<br>pF |
| Q <sub>g</sub><br>Q <sub>gs</sub><br>Q <sub>gd</sub>     | Total gate charge<br>Gate-source charge<br>Gate-drain charge               | $V_{DD}$ =15V, I <sub>D</sub> =15A<br>$V_{GS}$ =4.5V<br>(see Figure 13) |      | 18<br>4.8<br>5.3  | 24   | nC<br>nC<br>nC |
| R <sub>G</sub>                                           | Gate input resistance                                                      | f=1 MHz Gate DC Bias = 0<br>Test signal level = 20mV<br>open drain      | 0.5  | 1.5               | 3    | Ω              |

|                                       | •                                |                                                                                                                         |      |          |      |          |
|---------------------------------------|----------------------------------|-------------------------------------------------------------------------------------------------------------------------|------|----------|------|----------|
| Symbol                                | Parameter                        | Test condictions                                                                                                        | Min. | Тур.     | Max. | Unit     |
| t <sub>d(on)</sub><br>t <sub>r</sub>  | Turn-on delay time<br>Rise Time  | $\begin{split} V_{DD} &= 15 V, I_D = 7.5 A \\ R_G &= 4.7 \Omega \ , \ V_{GS} = 10 V \\ (see \ Figure \ 12) \end{split}$ |      | 8<br>65  |      | ns<br>ns |
| t <sub>d(off)</sub><br>t <sub>f</sub> | Turn-off delay time<br>Fall time |                                                                                                                         |      | 38<br>20 |      | ns<br>ns |

Table 5. Switching times

#### Table 6.Source drain diode

| Symbol                                                 | Parameter                                                                    | Test condictions                                                                            | Min | Тур.            | Мах      | Unit          |
|--------------------------------------------------------|------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|-----|-----------------|----------|---------------|
| I <sub>SD</sub><br>I <sub>SDM</sub>                    | Source-drain current<br>Source-drain current (pulsed)                        |                                                                                             |     |                 | 15<br>60 | A<br>A        |
| V <sub>SD</sub> <sup>(1)</sup>                         | Forward On Voltage                                                           | I <sub>SD</sub> = 15A, V <sub>GS</sub> = 0                                                  |     |                 | 1.3      | V             |
| t <sub>rr</sub><br>Q <sub>rr</sub><br>I <sub>RRM</sub> | Reverse recovery time<br>Reverse recovery charge<br>Reverse recovery current | $I_{SD}$ = 15A, di/dt = 100A/µs<br>$V_{DD}$ = 15V, T <sub>j</sub> = 25°C<br>(see Figure 17) |     | 22<br>32<br>1.9 |          | ns<br>nC<br>A |

1. Pulsed: pulse duration=300µs, duty cycle 1.5%



Zthj-pcb = K \* Rthj-pcb Rthj-pcb = 62.5°C/W

10<sup>1</sup> tp(s)

57

### 2.1 Electrical characteristics (curves)

#### Figure 1. Safe operating area







Figure 5. Normalized B<sub>VDSS</sub> vs temperature



Figure 4. Transfer characteristics

10

10-2

**Thermal impedance** 

0.05

PUI

10-1

10

0.02

0.01

-----

Figure 2.

ĸ

10-

10-2

10

10

 $\delta = 0$ 

0.2

0.1



Figure 6. Static drain-source on resistance



#### Figure 7. Gate charge vs gate-source voltage Figure 8. Capacitance variations

Figure 9. Normalized gate threshold voltage vs temperature



Figure 10. Normalized on resistance vs temperature



Figure 11. Source-drain diode forward characteristics





 $\begin{array}{c|c} R \text{ Ds(on)} & V_{\text{GS}} = 10V \\ \text{(norm)} & 2.0 \\ 1.8 \\ 1.4 \\ 1.0 \\ 0.6 \\ 0 \\ -50 \\ 0 \end{array} \begin{array}{c} 0 \\ 50 \\ 50 \\ 100 \\ 150 \text{ L}^{\circ} \mathbb{C} \end{array}$ 

#### **Test circuit** 3

Figure 12. Switching times test circuit for resistive load



Figure 14. Test circuit for inductive load switching and diode recovery times







Figure 13. Gate charge test circuit





57

Figure 17. Switching time waveform



## 4 Package mechanical data

In order to meet environmental requirements, ST offers these devices in ECOPACK® packages. These packages have a Lead-free second level interconnect . The category of second level interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an ST trademark. ECOPACK specifications are available at: www.st.com



| DIM  |      | mm.  |       |       | inch  |       |
|------|------|------|-------|-------|-------|-------|
| DIM. | MIN. | TYP  | MAX.  | MIN.  | TYP.  | MAX.  |
| А    |      |      | 1.75  |       |       | 0.068 |
| a1   | 0.1  |      | 0.25  | 0.003 |       | 0.009 |
| a2   |      |      | 1.65  |       |       | 0.064 |
| a3   | 0.65 |      | 0.85  | 0.025 |       | 0.033 |
| b    | 0.35 |      | 0.48  | 0.013 |       | 0.018 |
| b1   | 0.19 |      | 0.25  | 0.007 |       | 0.010 |
| С    | 0.25 |      | 0.5   | 0.010 |       | 0.019 |
| c1   |      |      | 45° ( | typ.) | •     | •     |
| D    | 4.8  |      | 5.0   | 0.188 |       | 0.196 |
| Е    | 5.8  |      | 6.2   | 0.228 |       | 0.244 |
| е    |      | 1.27 |       |       | 0.050 |       |
| e3   |      | 3.81 |       |       | 0.150 |       |
| e4   |      | 2.79 |       |       | 0.110 |       |
| F    | 3.8  |      | 4.0   | 0.14  |       | 0.157 |
| L    | 0.4  |      | 1.27  | 0.015 |       | 0.050 |
| М    |      |      | 0.6   |       |       | 0.023 |

#### PowerSO-8<sup>™</sup> MECHANICAL DATA



# 5 Revision history

| Table 7. | Revision | history |
|----------|----------|---------|
|----------|----------|---------|

| Date        | Revision | Changes       |
|-------------|----------|---------------|
| 12-Apr-2006 | 1        | First release |



#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZE REPRESENTATIVE OF ST, ST PRODUCTS ARE NOT DESIGNED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS, WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2006 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

