# DEVELOPMENT DATA This data sheet contains advance information and specifications are subject to change without notice. ## **VOICE SYNTHESIZER** #### **GENERAL DESCRIPTION** The PCF8200 is a CMOS integrated circuit for generating good quality speech from digital code with a programmable bit rate. The circuit is primarily intended for applications in microprocessor controlled systems, where the speech code is stored separately. Applications include automotive, telephony, personal computers, annunciators, aids for the handicapped, and general industrial devices. ## **Features** - Male and female speech with good quality - Speech-band from 0 to 5 kHz - Bit-rate between 455 bits/second and 4545 bits/second - Programmable frame duration - Programmable speaking speed - CMOS technology - Operating temperature range —40 to + 85 °C - Single 5 V supply with low power consumption and power-down stand-by mode - Interfaces easily with most popular microcomputers and microprocessors through 8 bit parallel bus or I<sup>2</sup>C bus - Software readable status word (parallel bus or I<sup>2</sup>C bus) - BUSY-signal and REQ-signal hardware readable - Internal low-pass filter and 11-bit D/A converter ### QUICK REFERENCE DATA | parameter | symbol | min. | typ. | max. | unit | |---------------------------|------------------|------------|----------|-------------|------| | Supply voltage | V <sub>DD</sub> | | 5 | | V | | Supply current | 1DD | _ | 12 | # | mΑ | | Supply current (stand-by) | IDD(SB) | _ | 1 | <del></del> | μA | | Inputs | | | | | | | Input voltage | $v_{IH}$ | 2,0 | _ | $v_{DD}$ | V | | Input voltage | ۷¡Ľ | o d | _ | 0,8 | v | | Input capacitance | Ci_ | - | 7 | _ | pF | | Outputs (D5 to D7) | | | | | | | Output voltage high | Voн | 3,5 | | $V_{DD}$ | V | | Output voltage low | VOL | o | _ | 0,4 | v | | Load capacitance | CĽ | _ | _ | 80 | pF | | Operating ambient | _ | | | | F | | temperature range | T <sub>amb</sub> | <b>-40</b> | <u>-</u> | + 85 | οС | # Value not yet available. ### **PACKAGE OUTLINE** 24-lead DIL; plastic (SOT101A). #### **FUNCTIONAL DESCRIPTION** The synthesizer has been designed for a vocal tract modelling technique of voice synthesis. An excitation signal is fed to a series of resonators. Each resonator simulates one of the formants in the original speech. It is controlled by two parameters, one for the resonant frequency and one for the bandwidth. Five formants are needed for male speech and four for female speech. The output of this system is defined by the excitation signal, the amplitude values and the resonator settings. By periodic updating of all parameters very high quality speech can be produced. #### **OPERATION** Speech characteristics change quite slowly, therefore the control parameters for the speech synthesizer can be adequately updated every few tens of milliseconds with interpolation during the interval to ensure a smooth changeover from one parameter value to the next. In the PCF8200 the standard-frame duration can be set to 8,8, 10,4, 12,8 or 17,6 milliseconds with the speed-option, speaking speed, in the commandregister. The duration of each individual speech frame is programmable to be 1, 2, 3 or 5 times the standard-frame duration. | | 10 | 01 | 00 | 11 | FS0, FS1 | |----------|------|------|------|------|----------| | 00 | 8,8 | 10,4 | 12,8 | 17,6 | ms | | 01 | 17,6 | 20,8 | 25,6 | 35,2 | ms | | 10 | 26,4 | 31,2 | 38,4 | 52,8 | ms | | 11 | 44,0 | 52,0 | 64,0 | 88,0 | ms | | FD1, FD0 | | | | | | Table 1. Frame duration as a function of speed-option (FS1, FS0) and frame-duration (FD1, FD0). The excitation signal is a random noise source for unvoiced sounds and a programmable pulse generator for voiced sounds. Both sources have an amplitude modulator which is updated 8 times in one speechframe by linear interpolation. The pitch is updated every 1/8 of a standard frame. The excitation signal is filtered with a five formant filter for male speech and a four formant filter for female speech. The formant filter is a cascade of all second-order sections. The control parameters, formantfrequency and formant-bandwidth, are updated eight times per speech frame by linear interpolation. A block diagram of the formant synthesizer is shown in Fig. 3. The filter output is upsampled to 80 kHz and filtered with a digital low-pass filter. Before the signal is digital to analogue converted (DAC), with an 11-bit switched capacitor DAC, the signal is multiplied with a DAC-amplitude factor. The use of a digital filter means that no external audio filtering is required for low-medium applications and minimal filtering is required for those applications requiring very high quality speech. Fig. 3 Block diagram of formant synthesizer. #### **DATA FORMAT** Three types of format are used for data transfer to the synthesizer. ## **DAC-amplitude factor** The DAC-amplitude factor is one byte, which is used to optimize the digital speech signal to the 11-bit DAC. It is the first byte after a STOP or a BADSTOP or $V_{DD}$ on. Table 2 indicates the amplitude factor. | byte | factor | dB | | |----------|----------|-----------------|------------------------| | 01110000 | 3,5 | 10,88 | | | 10110000 | 3,25 | 10,24 | | | 00110000 | 3,0 | 9,54 | | | 11010000 | 2,75 | 8,97 | | | 01010000 | 2,5 | 7,96 | | | 10010000 | 2,25 | 7,04 | | | 00010000 | 2,0 | 6,02 | | | 11100000 | 1,75 | 4,86 | | | 01100000 | 1,5 | 3,52 | | | 10100000 | 1,25 | 1,94 | | | 00100000 | 1,0 | 0,00 | | | 11000000 | 0,75 | -2,50 | | | 01000000 | 0,5 | -6,02 | | | 10000000 | 0,25 | -12,04 | | | 00000000 | 0,0 | | | | 11110000 | HEX code | FO is not allow | ved as a DAC amplitude | Table 2 DAC amplitude factor. ## Start pitch The second byte after a STOP or BADSTOP, or $V_{\mbox{DD}}$ on is the start pitch. It is a one byte start value for the on-chip pitch-period generator. ### Frame Data The frame data is a five byte block which contains the filter and source information: | pitch increment/decrement value | 5 bits | |---------------------------------|--------| | amplitude | 4 bits | | frame duration | 2 bits | | frequency of 1st formant | 5 bits | | frequency of 2nd formant | 5 bits | | frequency of 3rd formant | 3 bits | | frequency of 4th formant | 3 bits | | frequency of 5th formant | 1 bit | | bandwidth of 1st formant | 3 bits | | bandwidth of 2nd formant | 3 bits | | bandwidth of 3rd formant | 2 bits | | bandwidth of 4th formant | 2 bits | | bandwidth of 5th formant | 2 bits | | | | 40 bits = 5 bytes The frame-data bits are organized as shown in Fig. 4. It is not allowed to set byte 0 to the hexadecimal value 00. Fig. 4 Format of frame-date. ## **CONTROL FORMAT** #### **Command Write** A command write consists of two bytes, and it may occur before a data block. The four bits which can be written are shown in Fig. 5. Fig. 5 Control write: first byte fixed, second byte control. #### FS0, FS1 speed option | FS1 | FS0 | speech<br>speed | standard-frame<br>duration | |-----|-----|-----------------|----------------------------| | 0 | 0 | 100% | 12,8 ms | | 0 | 1 | 145% | 8,8 ms | | 1 | 0 | 123% | 10,4 ms | | 1 | 1 | 73% | 17,6 ms | ## M/F, male/female option $\overline{M}/F = 0$ male quantization table = 1 female quantization table ## **STOP** STOP = 1 stop; repeat last complete frame with amplitude = 0 (no excitation signal) = 0 if the frame data is not sent within the duration of a half frame, there will be a BADSTOP: - 1. $\overline{REQ} = 1 \text{ STOP} = 0$ - 2. Repeat last frame with amplitude = 0 - 3. BUSY = 0 #### Status Read Three status bits can be read out at any time without a preceding byte (00). This is shown in Fig. 6. Fig. 6 Status read. REQ = 1 No data required = 0 Synthesizer requesting for new data BUSY = 1 Busy (an utterance is pronounced) = 0 Idle, REQ will set to 1; the synthesizer is in STOP or BADSTOP mode STOP The STOP bit is the same as the stop bit written to the synthesizer during a command write. STOP = 1, BUSY = 0 stopped by the user. STOP = 0, BUSY = 0 BADSTOP because the data was not sent in time. After initial power-up the status/command register is set to the following status: FS0, FS1 = 0 Standard-frame duration of 12,8 ms $\overline{M}/F$ = 0 Male quantization table STOP = 0 BUSY = 0 Idle REQ = 1 No data required #### INTERFACE PROTOCOL Data can be written to the synthesizer when $\overline{REQ} = 0$ or, when $\overline{REQ} = 1$ and BUSY = 0. Figure 7 shows the interface protocol of the synthesizer. In parallel mode the synthesizer is activated by sending the DAC-amplitude factor. In serial mode the DAC-amplitude factor can be sent as soon as the synthesizer is powered-up. The I<sup>2</sup>C transmitter/receiver will then acknowledge. When the request for the pitch-byte occurs the byte must be provided within the duration of a half standard frame. If the byte is not provided in time a BADSTOP will be generated. During each data write operation, the status bit REQ will be set to '1'. Within a frame data block, it disappears within a few microseconds, asking for the next byte of that block. If the bytes of frame data are not provided within the time-duration of a half frame, a BADSTOP will be generated. #### I<sup>2</sup>C ADDRESS On chip there is a 12C slave receiver/transmitter with the address: 7 6 5 4 3 2 1 0 0 0 1 0 0 0 0 R/W #### **POWER UP** The synthesizer will be set to power-up on a parallel-write sequence. PAR-mode: The input-latches are active so they can receive the first byte SER-mode: The I<sup>2</sup>C transmitter/receiver will not acknowledge until the synthesizer has poweredup. To power up the synthesizer a parallel write sequence (Fig. 9) must be made to the synthesizer by using external logic for the control lines; at least one line must be toggled, $\overline{CE}$ , while $\overline{W} = 0$ and $\overline{R}/W = 1$ . The synthesizer can be set to permanent power-up by hard-wired control pins $(\overline{CE} = 0, \overline{R}/W = 1, \overline{W} = 0).$ #### **POWER DOWN MODE** When BUSY = 0 the synthesizer will be set to power-down. In the power-down mode the status/command register will be retained. In power-down mode the clock-oscillator is switched off. After initial $V_{DD}$ the synthesizer is in power-down mode. #### **HANDLING** All inputs and outputs are protected against electrostatic charge under normal handling conditions. #### **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134) | parameter | conditions | symbol | min. | max. | unit | |-------------------------------------|-----------------------------------------|------------------|------------|----------|----------| | Supply voltage | any pin with respect to VSS | V <sub>DD</sub> | -0,3 | 7,5 | v | | Input voltage | any pin with respect to V <sub>SS</sub> | V <sub>I</sub> | -0,3 | 7,5 | V | | Output voltage | any pin with respect to V <sub>SS</sub> | v <sub>o</sub> | -0,3 | 7,5 | V | | D.C. input diode current | $V_{l} < V_{SS}$<br>$V_{l} > V_{DD}$ | -lik | - | 20<br>20 | mA<br>mA | | D.C. output diode current | $V_{O} < V_{SS}$<br>$V_{O} > V_{DD}$ | -lок<br>loк | <u>-</u> | 20<br>20 | mA<br>mA | | Operating ambient temperature range | | T <sub>amb</sub> | 40 | 85 | °C | | Storage temperature range | | T <sub>stg</sub> | <b>–55</b> | 125 | °C | ## **CHARACTERISTICS** $T_{amb}$ = -45 to + 85 °C; supply voltage (V<sub>DD</sub> to V<sub>SS</sub>) = 4,5 to 5,5 V with respect to V<sub>SS</sub>, unless otherwise specified | parameter | symbol | min. | typ. | max. | unit | |----------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|----------------------|------------------|------------------------------------|--------------------| | Supply | | | | | | | Supply voltage<br>Supply current<br>Standby current | V <sub>DD</sub><br>I <sub>DD</sub><br>I <sub>DD(SB)</sub> | 4,5<br>-<br>- | 5,0<br>10<br>200 | 5,5<br><br> | V<br>mA<br>μA | | Inputs | | | | | | | CE, R∕W, W | | | | | | | Input voltage HIGH<br>Input voltage LOW<br>Input leakage current<br>V <sub>in</sub> = 0 to 5,5 V<br>Rise and fall times (note 2) | VIH<br>VIL<br>IIR | 2,0<br>0<br>-10<br>- | -<br>-<br>- | V <sub>DD</sub><br>0,8<br>10<br>50 | V<br>V<br>μA<br>ns | | Input capacitance | CI | - | - | 7 | pF | | OSCI | | | | | | | Input voltage HIGH<br>Input voltage LOW<br>Input leakage current | VIH | 2,2<br>0 | _ | V <sub>DD</sub><br>0,8 | V | | V <sub>in</sub> = 0 to 5,5 V<br>Rise and fall times (note 2)<br>Input capacitance | I <sub>IR</sub><br>t <sub>rf</sub><br>C <sub>I</sub> | -10<br>-<br>- | _<br>_<br>_ | 10<br>50<br>7 | μA<br>ns<br>pF | | PARALLEL MODE | | | | | | | Input Characteristics<br>(D0 to D7) | | | | | | | Input voltage HIGH<br>Input voltage LOW<br>Input leakage current<br>(V <sub>in</sub> = 0 to 5,5 V, | V <sub>IH</sub><br>V <sub>IL</sub> | 2,0<br>0 | | V <sub>DD</sub><br>0,8 | V | | output off)<br>Input capacitance | l <sub>IR</sub><br>C <sub>I</sub> | -10<br>- | _ | 10<br>7 | μA<br>pF | | Output Characteristics (D5 to D7 only) | | | | | | | Output voltage HIGH (IOH = -100 µA) Output voltage LOW | V <sub>ОН</sub> | 3,5 | - | V <sub>DD</sub> | V | | (I <sub>OL</sub> = 3,2 mA)<br>Load capacitance<br>Rise and fall times (note 3) | VOL<br>CL<br><sup>t</sup> rf | 0<br>-<br>- | _<br>_<br>_ | 0,4<br>80<br>50 | V<br>pF<br>ns | | SERIAL MODE | | | | | - | | Input characteristics (SDA and SDL) | | | | | | | Input voltage HIGH<br>Input voltage LOW<br>Input leakage current<br>(V <sub>in</sub> = 0 to 5,5 V, | VIH<br>VIL | 3,0 | | V <sub>DD</sub><br>1,5 | V | | output off)<br>Input capacitance | IR<br>C <sub>I</sub> | -10<br>- | <u>-</u> | 10<br>10 | μA<br>pF | | parameter | symbol | min. | typ. | max. | unit | |-------------------------------------------------------------------------------------------------|------------------------------------|-------------------------|---------------------|------------------------------|----------------------| | Output Characteristics<br>(SDA only, open drain) | | | | | | | Output voltage LOW (IOL = 3 mA) | VOL | 0 | _ | 0,4 | V | | OSCILLATOR | | | | | | | Crystal frequency | fXTAL | - | 6 | 6,1 | MHz | | V <sub>REF</sub><br>Reference voltage | VREF | 1,9 | _ | V <sub>DD</sub> -1,5<br>1,25 | V | | Input leakage current (active) | IIR | _ | 5 | - | μΑ | | Outputs | | | | | | | REQ, BUSY | | | | | | | Output voltage HIGH<br>(I <sub>OH</sub> = 100 µA) | V <sub>OH</sub> | 3,5 | _ | V <sub>DD</sub> | V | | Output voltage LOW (I <sub>QL</sub> = 3,2 mA) Load capacitance Rise and fall times (note 3) | VOL<br>CL<br>t <sub>rf</sub> | 0 - | _<br>_<br>_ | 0,4<br>80<br>50 | V<br>pF<br>ns | | OUT | 1 | | | | | | Output voltage<br>Minimum external load | Vout | 0,66 x V<br>600 | REF | 1,34 x V <sub>REF</sub> | ν<br>Ω | | Timing characteristics<br>(note 1) (Figs 8 and 9) | | | | | | | Write enable Data set-up for write Data hold for write Read enable Data delay for read (note 2) | twr<br>tds<br>tdh<br>trd<br>tdd | 200<br>150<br>30<br>200 | -<br>-<br>-<br>- | <br><br><br>150 | ns<br>ns<br>ns<br>ns | | Data floating for read<br>(note 2)<br>Control set-up | t <sub>DF</sub> | | | 150<br>— | ns<br>ns | | Control hold | tCH | 0 | - | _ | ns | | REQ new (new byte of the<br>same speech frame)<br>REQ Valid<br>REQ Hold | t <sub>RN</sub><br>t <sub>RV</sub> | 0 - | # (≈ 3)<br>-<br>250 | _<br>_<br># | μs<br>ns<br>ns | ## NOTES TO THE CHARACTERISTICS - 1. Timing reference level is 1,5 V; supply 5 V $\pm$ 10%; temperature range of -40 °C to 85 °C. - 2. Levels greater than 2 V for a '1' or less than 0,8 V for a '0' are reached with a load of one TTL input and 50 pF. - 3. Rise and fall times between 0,6 V and 2,2 V levels. <sup>#</sup> Values not yet available. Fig. 7 Interface protocol. ## Timing diagrams The control signals $\overline{CE}$ , $\overline{R}/W$ and $\overline{W}$ have been specified to enable easy interface to most microprocessors and microcomputers. For instance with connection to an MAB8048 microcomputer the $\overline{R}/W$ and $\overline{W}$ inputs can be used as the RD and WR strobe inputs. Typical connection of control signals. Fig. 8 Read timing. Fig. 9 Write timing. Fig. 10 Typical application configuration with parallel interface. Fig. 11 Typical application configuration with series interface. Fig. 12 An example of an output configuration. Fig. 13 Oscillator clock configurations. Purchase of Philips' I<sup>2</sup>C components conveys a license under the Philips' I<sup>2</sup>C patent to use the components in the I<sup>2</sup>C-system provided the system conforms to the I<sup>2</sup>C specifications defined by Philips.