# NTE7134 Integrated Circuit Horizontal and Vertical Deflection Controller for Monitors ## **Description:** The NTE7134 is a high performance and efficient solution for autosync monitors in a 32–Lead DIP type package. The concept is fully DC controllable and can be used in applications with a microcontroller and stand–alone in rock bottom solutions. This device provides synchronization processing, H + V synchronization with full autosync capability, and very short setting times after mode changes. External power components are given great deal of protection. The IC generates the drive waveforms for DC–coupled vertical boosters. The NTE7134 provides ectended functions e.g. as a flexible SMPS block and an extensive set of geometry control facilities, providing excellent picture quality. #### Features: #### **Concept Features** - Full Horizontal (H) Plus Vertical (V) Autosync Capability - Completely DC Controllable for Analog and Digital Concepts - Excellent Geometry Control Functions (e.g. Automatic Correction of East–West (EW) Parabola During Adjustment of Vertical Size and Vertical Shift) - Felxible Switched Mode Power Supply (SMPS) Function Block for Feedback and Feed Forward Converters. - X-Ray Protection - Start-Up and Switch-Off Sequences for safe Operation of All Power Components - Very Good Vertical Linearity - Internal Supply Voltage Stabilization #### Synchronization Inputs - Can Handle All Sync Signals (Horizontal, Vertical, Composite and Sync-On-Video) - Combined Output for Video Clamping, Vertical Blanking and Protection Blanking - Start of Video Clamping Pulses Externally Selectable #### **Horizontal Section** - Extremely Low Jitter - Frequency Locked Loop for Smooth Catching of Line Frequency - Simple Frequency Preset of f<sub>min</sub> and f<sub>max</sub> by External Resistors - DC Controllable Wdie Range Linear Picture Position - Soft Start for Horizontal Driver #### **Vertical Section** - Vertical Amplitude Independent of Frequency - DC Controllable Picture Height, Picture Position and S-Correction - Differential Current Outputs for DC Coupling to Vertical Booster ## Features (Cont'd): #### **EW Section** - Output for DC Adjustable EW Parabola - DC Controllable Picture Width and Trapezium Correction - Optional Tracking of EW Parabola with Line Frequency - Prepared for Additional DC Controls of Vertical Linearity, EW-Corner, EW Pin Balance, EW Parallelogram, Vertical Focus by Extended Application | Absolute Maximum Ratings: (All voltages measured with respect to GND) | |-------------------------------------------------------------------------------------------------------------------------| | Supply Voltage (Pin9), V <sub>CC</sub> –0.5 to +16V | | Input Voltages, V <sub>I(n)</sub> | | Pin5 | | Pin15, Pin17, Pin18, Pin19, Pin23, Pin28, Pin300.5 to +6.5V | | Pin2 | | Pin10 | | Output Voltages, V <sub>O(n)</sub> | | Pin12, Pin13 –0.5 to +6.5V | | Pin6, Pin7 | | Input/Output Voltages, V <sub>IO(n)</sub> | | Pin3, Pin4 | | Pin14 | | Horizontal Driver Output Current, I <sub>HDRV</sub> —10 to +10mA | | Horizontal Flyback Input Current, I <sub>HFLB</sub> | | Video Clamping Pulse/Vertical Blanking Output Current, I <sub>CLBL</sub> | | B+ Control OTA Output Current, I <sub>BOP</sub> | | B+ Control Driver Output Current, I <sub>BDRV</sub> | | | | EW Driver Output Current, I <sub>EWDRV</sub> | | Electrostatic Discharge for All Pins (Note 1), V <sub>esd</sub> | | Machine Model±400V | | Human Body Model | | Operating Junction Temperature, T <sub>J</sub> +150°C | | Operating Ambient Temperatrure Range, T <sub>A</sub> | | Storage Temperature Range, T <sub>stg</sub> –55° to +150°C | | Thermal Resistance, Junction–to–Ambient (In Free Air), R <sub>thJA</sub> 55K/W | | Note 1. Machine model: $200 pF$ , $25\Omega$ , $2.5 \mu H$ ; Human body model: $100 pF$ , $1500 \Omega$ , $7.5 \mu H$ . | ## **<u>Electrical Characteristics:</u>** $(V_P = 12V, T_A = +25^{\circ}C \text{ unless otherwise specified})$ | Parameter | Symbol | Test Conditions | Min | Тур | Max | Unit | |--------------------------------------|------------------------|---------------------------|----------|-----|------|------| | Horizontal Sync Separator | • | | <u>.</u> | | | | | Input Characteristics for DC-Coupled | TTL Signals [HSYN | C (Pin15)] | | | | | | Sync Input Signal Voltage | V <sub>DC(HSYNC)</sub> | | 1.7 | _ | _ | V | | Slicing Voltage Level | | | 1.2 | 1.4 | 1.6 | V | | Rise Time of Sync Pulse | t <sub>r(HSYNC)</sub> | | 10 | _ | 500 | ns | | Fall Time of Sync Pulse | t <sub>f(HSYNC)</sub> | | 10 | _ | 500 | ns | | Minimum Width of Sync Pulse | t <sub>W(HSYNC)</sub> | | 0.7 | _ | - | μs | | Input Current | I <sub>DC(HSYNC)</sub> | V <sub>HSYNC</sub> = 0.8V | _ | _ | -200 | μΑ | | | | V <sub>HSYNC</sub> = 5.5V | | | | μΑ | | Parameter | Symbol | Test Conditions | Min | Тур | Max | Unit | |--------------------------------------------------------------------------------------------|---------------------------|-----------------------------------------------------------|------|------|-------|----------| | Horizontal Sync Separator (Cont'd) | • | | | | | • | | Input Characteristics for AC-Coupled Video Signals (Sync-on-Video, Negative Sync Polarity) | | | | | | | | Sync Amplitude of Video Input Signal<br>Voltage | V <sub>AC(HSYNC)</sub> | | _ | 300 | _ | mV | | Slicing Voltage Level<br>(Measured from Top Sync) | | $R_S = 50\Omega$ | 90 | 120 | 150 | mV | | Top Sync Clamping Level | V <sub>clamp(HSYNC)</sub> | | 1.1 | 1.28 | 1.5 | V | | Charge Current for Coupling Capacitor | I <sub>C(HSYNC)</sub> | V <sub>HSYNC</sub> > V <sub>clamp(HSYNC)</sub> | 1.7 | 2.4 | 3.4 | μΑ | | Minimum Width of Sync Pulse | t <sub>HSYNC(min)</sub> | | 0.7 | _ | _ | μs | | Maximum Source Resistance | R <sub>S(max)</sub> | Duty factor = 7% | _ | _ | 1500 | Ω | | Differential Input Resistance | r <sub>diff(HSYNC)</sub> | During Sync | _ | 80 | - | Ω | | <b>Automatic Polarity Correction for Horiz</b> | ontal Sync | | | I | | <u>.</u> | | Horizontal Sync Pulse Width Related to t <sub>H</sub> | t <sub>p(H)</sub> | f <sub>H</sub> < 45kHz | _ | _ | 20 | % | | | t <sub>H</sub> | f <sub>H</sub> > 45kHz | _ | _ | 25 | & | | Delay Time for Changing Polarity | t <sub>p(H)</sub> | | 0.3 | _ | 1.8 | ms | | Vertical Sync Integrator | 1 ( ) | | | | | l | | Integration Time for Generation of a Vertical Trigger Pulse | t <sub>int(V)</sub> | f <sub>H</sub> = 31.45kHz,<br>I <sub>HREF</sub> = 1.052mA | 7.0 | 10.0 | 13.0 | μs | | | | f <sub>H</sub> = 64kHz,<br>I <sub>HREF</sub> = 2.141mA | 3.9 | 5.7 | 6.5 | μs | | | | f <sub>H</sub> = 100kHz,<br>I <sub>HREF</sub> = 3.345mA | 2.5 | 3.8 | 4.5 | μs | | Vertical Sync Slicer (DC-Coupled, TTL C | Compatible) [VS | SYNC (Pin14)] | • | ı | | 1 | | Sync Input Signal Voltage | V <sub>VSYNC</sub> | | 1.7 | _ | _ | V | | Slicing Voltage Level | | | 1.2 | 1.4 | 1.6 | V | | Input Current | I <sub>VSYNC</sub> | 0V < V <sub>SYNC</sub> < 5.5V | _ | _ | ±10 | μΑ | | Vertical Sync Output at VSYNC (Pin14) Do | uring Composite | e Sync at HSYNC (Pin15) | • | ı | | 1 | | Output Current | I <sub>VSYNC</sub> | During Internal Vertical Sync | -0.7 | -1.0 | -1.35 | mA | | Internal Clamping Voltage Level | V <sub>VSYNC</sub> | During Internal Vertical Sync | 4.4 | 4.8 | 5.2 | V | | Steepness of Slopes | | | _ | 300 | _ | ns/mA | | <b>Automatic Polarity Correction for Vertice</b> | al Sync | | | l | 1 | I. | | Maximum Width of Vertical Sync Pulse | t <sub>VSYNC(max)</sub> | | _ | _ | 300 | μs | | Delay for Change Polarity | t <sub>d(VPOL)</sub> | | 0.3 | _ | 1.8 | ms | | Video Clamping/Vertical Blanking Outp | , , | 6)] | 1 | 1 | 1 | 1 | | Width of Video Clamping Pulse | t <sub>clamp(CLBL)</sub> | Measured at V <sub>CLBL</sub> = 3V | 0.6 | 0.7 | 0.8 | μs | | Temperature Coefficient of V <sub>clamp(CLCB)</sub> | TC <sub>clamp</sub> | | _ | +4 | _ | mV/K | | Steepness of Slopes for Clamping Pulse | <u>'</u> | $R_L = 1M\Omega$ , $C_L = 20pF$ | _ | 50 | _ | ns/V | | Top Voltage Level of Vertical Blanking Pulse | V <sub>blank(CLBL)</sub> | Note 2 | 1.7 | 1.9 | 2.1 | V | | Width of Vertical Blanking Pulse | t <sub>blank(CLBL)</sub> | | 240 | 300 | 360 | μs | Note 2. Continuous blanking at CLCB (Pin16) will be activated, if one of the following conditions is true: - a) No horizontal flyback pulse at HFLB (Pin1) within a line - b) X-ray protection is triggered - c) Voltage at HPLL2 (Pin31) is low (for soft start of horizontal drive) d) Supply voltage at $V_{VV}$ (Pin9) is low - e) PLL1 unlocked while frequency-locked loop is in search mode | Parameter | Symbol | Test Conditions | Min | Тур | Max | Unit | |------------------------------------------------------------------------------------------------|--------------------------|-------------------------------------------------|----------|----------|-----------------|------| | Video Clamping/Vertical Blanking Outp | ut (Cont'd) [Cl | _CB (Pin16)] | | | | | | Temperature Coefficient of V <sub>blank(CLBL)</sub> | TC <sub>blank</sub> | | _ | +2 | _ | mV/K | | Output Voltage During Vertical Scan | V <sub>scan(CLBL)</sub> | I <sub>CLBL</sub> = 0 | 0.59 | 0.63 | 0.67 | V | | Temperature Coefficient of V <sub>scan(CLBL)</sub> | TC <sub>scan</sub> | | - | -2 | _ | mV/K | | Internal Sink Current | I <sub>sink(CLBL)</sub> | | 2.4 | _ | _ | mA | | External Load Current | I <sub>load(CLBL)</sub> | | - | - | -3.0 | mA | | Selection of Leading/Trailing Edge for Vide | o Clamping Pu | ılse | <u> </u> | <u> </u> | | | | Voltage at CLSEL (Pin10) for Trigger with<br>Leading Edge of Horizontal Sync | V <sub>CLSEL</sub> | | 7 | _ | V <sub>CC</sub> | V | | Voltage at CLSEL (Pin10) for Trigger with<br>Trailing Edge of Horizontal Sync | | | 0 | - | 5 | V | | Delay Between Leading Edge of<br>Horizontal Sync and Start of<br>Horizontal Clamping Pulse | <sup>†</sup> d(clamp) | V <sub>CLSEL</sub> > 7V | - | 300 | _ | ns | | Delay Between Leading Trailing of<br>Horizontal Sync and Start of<br>Horizontal Clamping Pulse | | V <sub>CLSEL</sub> < 5V | - | 130 | _ | ns | | Maximum Duration of Video Clamping | t <sub>clamp(max)</sub> | $V_{CLBL} = 3V, V_{CLSEL} > 7V$ | _ | _ | 0.15 | μs | | Pulse After End of Horizontal Sync | | V <sub>CLBL</sub> = 3V, V <sub>CLSEL</sub> > 5V | _ | - | 1.0 | μs | | Input Resistance at CLSEL (Pin10) | R <sub>CLSEL</sub> | V <sub>CLSEL</sub> ≤ V <sub>CC</sub> | 80 | - | _ | kΩ | | PLL1 Phase Comparator and Frequency | y-Locked Loo | p [HPLL1 (Pin26) and HBUF ( | (Pin27)] | | | | | Maximum Width of Horizontal Sync Pulse | t <sub>HSYNC(max)</sub> | f <sub>H</sub> < 45kHz, Note 2 | _ | _ | 20 | & | | (Referenced to Line Period) | | f <sub>H</sub> > 45kHz, Note 3 | _ | _ | 25 | % | | Total Lock-In Time of PLL1 | t <sub>lock(HPLL1)</sub> | | - | 40 | 80 | ms | | Control Voltage | V <sub>HPLL1</sub> | Note 4, Note 5 | | | | | | Buffered f/v Voltage at HBUF (Pin27) | V <sub>HBUF</sub> | f <sub>H(min)</sub> , Note 6 | _ | 5.6 | _ | V | | | | f <sub>H(max)</sub> , Note 6 | - | 2.5 | _ | V | | Maximum Load Current | I <sub>load(HBUF)</sub> | | _ | _ | -4.0 | mA | | Adjustment of Horizontal Picture Position | | | | | | | | Horizontal Shift Adjustment Range | ΔHPOS | I <sub>HSHIFT</sub> = 0 | _ | -10.5 | _ | % | | (Referenced to Horizontal Period) | | I <sub>HSHIFT</sub> = -135μA | _ | +10.5 | _ | % | | Input Current | I <sub>HPOS</sub> | $\Delta$ HPOS = +10.5% | -110 | -120 | -135 | μΑ | | | | $\Delta$ HPOS = $-10.5\%$ | _ | 0 | _ | μΑ | - Note 3. To ensure safe locking of the horizontal oscillator, one of the following procedures is required: - a) Search mode starts always from $f_{min}$ . Then the PLL1 filter components are a 3.3nF capacitor from Pin26 to GND in parallel with an $8.2k\Omega$ resistor in series with a 47nF capacitor. - b) Search mode starts either from $f_{min}$ or $f_{max}$ with HPOS in middle position ( $I_{HPOS} = 60\mu A$ ). Then the PLL1 filter components are a 1.5nF capacitor from Pin26 to GND in parallel with a $27k\Omega$ resistor in series with a 47nF capacitor. - c) After locking is achieved, HPOS can be operated in the normal way - Note 4. Loading of HPLL1 (Pin26) is not allowed. - Note 5. Oscillator frequency is f<sub>min</sub> when no sync signal is present (no continuous blanking at Pin16). - Note 6. Voltage at HPPL1 (Pin26) is fed to HBUF (Pin27) via a buffer. Disturbances caused by horizontal sync are removed by an internal sample—and—hold circuit. | Parameter | Symbol | Test Conditions | Min | Тур | Max | Unit | |----------------------------------------------------------------------------------|----------------------------------------|----------------------------------------------------------------------------|----------|-------|-------|---------------------| | Adjustment of Horizontal Picture Position | (Cont'd) | | <u> </u> | | l | <u>I</u> | | Reference Voltage at Input | V <sub>ref(HPOS)</sub> | Note 7 | _ | 5.1 | _ | V | | Picture Shift is Centered if<br>HPOS (Pin30) is Forced to GND | V <sub>off(HPOS)</sub> | | 0 | _ | 0.1 | V | | Horizontal Oscillator [HCAP (Pin29) and | HREF (Pin28) | )] | | | | ı | | Free–Running Frequency Without PLL1<br>Action (For Testing Only) | f <sub>H(0)</sub> | $R_{HBUF} = \infty$ , $R_{HREF} = 2.4k\Omega$ , $C_{HCAP} = 10$ nF, Note 5 | 30.53 | 31.45 | 32.39 | kHz | | Spread of Free–Running Frequency<br>(Excluding Spread of External<br>Components) | $\Delta f_{H(0)}$ | | _ | _ | ±3.0 | % | | Temperature Coefficient of Free–Running Frequency | TC | | -100 | _ | +100 | 10 <sup>-6</sup> /K | | Maximum Oscillator Frequency | f <sub>H(max)</sub> | | - | _ | 130 | kHz | | Voltage at Input for Reference Current | V <sub>HREF</sub> | | 2.43 | 2.55 | 2.68 | V | | PLL2 Phase Detector [HFLB (Pin1) and | HPPL2 (Pin31) | ] | <u></u> | | | | | PLL2 Control (Advance of Horizontal | $\Delta$ $\phi$ PLL2 | Maximum Advance | 36 | _ | _ | % | | Drive with Respect to Middle of Horizontal Flyback) | | Minimum Advance | _ | 7 | _ | % | | Delay Between Middle of Horizontal<br>Sync and Middle of Horizontal<br>Flyback | t <sub>d(HFLB)</sub> | HPOS (Pin30) Grounded | - | 200 | - | ns | | Maximum Voltage for PLL2 Protection Mode/Soft Start | V <sub>PROT(HPLL2)</sub> | | - | 4.4 | - | V | | Charge Current for External Capacitor<br>During Soft Start | I <sub>charge(HPLL2)</sub> | V <sub>HPLL2</sub> < 3.7V | - | 15 | - | μΑ | | Horizontal Flyback Input [HFLB (Pin1)] | | | | | | | | Positive Clamping Level | $V_{HFLB}$ | I <sub>HFLB</sub> = 5mA | _ | 5.5 | _ | V | | Negative Clamping Level | 1 | I <sub>HFLB</sub> = -1mA | - | -0.75 | _ | V | | Positive Clamping Current | I <sub>HFLB</sub> | | _ | _ | 6 | mΑ | | Negative Clamping Current | ] | | _ | _ | -2 | mA | | Slicing Level | $V_{HFLB}$ | | _ | 2.8 | _ | V | | Output Stage for Line Driver Pulses [H | DRV (Pin7)] | | | | | | | Open Collector Output Stage | | | | | | | | Saturation Voltage | $V_{HDRV}$ | I <sub>HDRV</sub> = 20mA | _ | _ | 0.3 | V | | | | $I_{HDRV} = 60 \text{mA}$ | - | _ | 0.8 | V | | Output Leakage Current | I <sub>leakage(HDRV)</sub> | V <sub>HDRV</sub> = 16V | _ | _ | 10 | μΑ | | Automatic Variation of Duty Factor | | | | | | | | Relative t <sub>OFF</sub> Time of HDRV Output | t <sub>HDRV(OFF)</sub> /t <sub>H</sub> | $I_{HDRV} = 20$ mA, $f_H = 31.45$ kHz | 42.0 | 45.0 | 48.0 | % | | Measured at V <sub>HDRV</sub> = 3V,<br>HDRV Duty Factor is Determined by | | $I_{HDRV} = 20$ mA, $f_H = 57$ kHz | 45.0 | 46.3 | 47.7 | % | | the Relation I <sub>HREF</sub> /I <sub>VREF</sub> | | $I_{HDRV} = 20$ mA, $f_H = 90$ kHz | 46.6 | 48.0 | 49.4 | % | Note $\,$ 5. Oscillator frequency is $f_{min}$ when no sync signal is present (no continuous blanking at Pin16). Note 7. Input resistance at HPOS (Pin30): $R_{HPOS} = \frac{kT}{q} \times \frac{1}{I_{HPOS}}$ | Parameter | Symbol | Test Conditions | Min | Тур | Max | Unit | |---------------------------------------------------------------------------------------------------------|-------------------------|---------------------------------------------|----------|--------|----------------------|------| | X-Ray Protection [XRAY (Pin2)] | • | | | | | | | Slicing Voltage Level | $V_{XRAY}$ | | 6.14 | 6.38 | 6.64 | V | | Minimum Width of Trigger Pulse | t <sub>W(XRAY)</sub> | | 10 | _ | | μs | | Input Resistance at XRAY (Pin2) | R <sub>I(XRAY)</sub> | $V_{XRAY} < 6.38V + V_{BE}$ | 500 | - | _ | kΩ | | | | $V_{XRAY} > 6.38V + V_{BE}$ | - | 5 | _ | kΩ | | Supply Voltage for Reset of X-Ray Latch | V <sub>RESET(VCC)</sub> | | - | 5.6 | _ | V | | Vertical Oscillator (Oscillator Frequency | in Application V | Vithout Adjustment of Free-Ru | inning F | requer | cy f <sub>v(o)</sub> | ) | | Free–Running Frequency | f <sub>V</sub> | $R_{VREF} = 22k\Omega$ , $C_{VCAP} = 100nF$ | 40.0 | 42.0 | 43.3 | Hz | | Vertical Frequency Catching Range | f <sub>V(O)</sub> | Constant Amplitude, Note 8, Note 9, Note 10 | 50 | _ | 110 | Hz | | Voltage at Reference Input for<br>Vertical Oscillator | $V_{VREF}$ | | _ | 3.0 | 1 | V | | Delay Between Trigger Pulsed and Start<br>of Ramp at VCAP (Pin24) (Width of<br>Vertical Blanking Pulse) | <sup>t</sup> d(scan) | | 240 | 300 | 360 | μs | | Control Currents of Amplitude Control | I <sub>VAGC</sub> | | ±120 | ±200 | ±300 | μΑ | | External Capacitor at VAGC (Pin22) | C <sub>VAGC</sub> | | _ | _ | 150 | nF | | Differential Vertical Current Outputs | | | | | | | | Adjustment of Vertical Size [VAMP (Pin18) | )] | | | | | | | Vertical Size Adjustment Range | ΔVAMP | I <sub>VAMP</sub> = 0, Note 11 | _ | 60 | _ | % | | (Referenced to Nominal Vertical Size) | | $I_{VAMP} = -135\mu A$ , Note 11 | _ | 100 | _ | % | | Input Current for Max Amplitude (100%) | I <sub>VAMP</sub> | | -110 | -120 | -135 | μΑ | | Input Current for Min Amplitude (60%) | 1 | | _ | 0 | _ | μΑ | | Reference Voltage at Input | V <sub>ref(VAMP)</sub> | | _ | 5.0 | - | V | | Adjustment of Vertical Shift [VPOS (Pin17) | )] | | • | • | | | | Vertical Shift Adjustment Range | ΔVPOS | I <sub>VPOS</sub> = -135μA, Note 11 | _ | -11.5 | _ | % | | (Referenced to 100% Vertical Size) | | I <sub>VPOS</sub> = 0, Note 11 | - | +11.5 | _ | % | | Input Current for Max Shift-Up | I <sub>VPOS</sub> | | -110 | -120 | -135 | μΑ | | Input Current for Max Shift-Down | 1 | | _ | 0 | _ | μΑ | | Reference Voltage at Input | V <sub>ref(VPOS)</sub> | | - | 5.0 | _ | V | | Vertical Shift is Centered of VPOS (Pin17) is Forced to GND | V <sub>off(VPOS)</sub> | | 0 | _ | 0.1 | V | - Note 8. Full vertical sync range with constant amplitude ( $f_{V(min)}$ : $f_{V(max)} = 1$ : 2.5) can be made by chosing an application with adjustment of free–running frequency. - Note 9. If higher vertical frequencies are required, sync range can be shifted by using a smaller capacitor at VCAP (Pin24). - Note 10. Value of resistor at VREF (Pin23) may not be changed. - Note 11. All vertical and EW adjustments are specified at nominal vertical settings, which means: - a) $\Delta VAMP = 100\% (I_{VAMP} = 135 \mu \dot{A})$ - b) ΔVSCOR = 0 (Pin 19 Open-Circuit) - c) $\Delta$ VPOS centered (Pin17 forced to GND) - $d) f_H = 70kHz$ | Parameter | Symbol | Test Conditions | Min | Тур | Max | Unit | |--------------------------------------------------------------------------------------------------------|-----------------------------------------|-------------------------------------------------------------------------------|------|------|------|---------------------| | <b>Differential Vertical Current Outputs (</b> | Cont'd) | | | l | | | | Adjustment of Vertical S-Correction [VS | COR (Pin19)] | | | | | | | Vertical S-Correction Adjustment Range | ΔVSCOR | I <sub>VSCOR</sub> = 0, Note 11 | _ | 2 | _ | % | | | | $I_{VSCOR} = -135\mu A$ , Note 11 | _ | 46 | _ | % | | Input Current for Max S-Correction | I <sub>VSCOR</sub> | | -110 | -120 | -135 | μΑ | | Input Current for Min S-Correction | | | _ | 0 | - | μΑ | | Symmetry Error of S-Correction | δVSCOR | Maximum ∆VSCOR | _ | _ | ±0.7 | % | | Reference Voltage at Input | V <sub>ref(VSCOR)</sub> | | _ | 5.0 | - | V | | Voltage Amplitude of Superimposed<br>Logarithmic Sawtooth<br>(Peak-to-Peak Value) | V <sub>SAWM(p-p)</sub> | Note 12 | _ | _ | 145 | mV | | Vertical Output Stage [VOUT1 (Pin13) | and VOUT2 (Pin1 | 2)] | | | | | | Nominal Differential Output Current (Peak-to-Peak Value) $( \Delta I_{VOUT} = I_{VOUT1} - I_{VOUT2})$ | $\Delta I_{VOUT(nom)}$ | Nominal Settings, Note 11 | 0.76 | 0.85 | 0.94 | mA | | Maximum Differential Output Current (Peak Value) $( \Delta I_{VOUT} = I_{VOUT1} - I_{VOUT2})$ | $\Delta I_{VOUT(max)}$ | | 0.47 | 0.52 | 0.57 | mA | | Allowed Voltage at Outputs | V <sub>VOUT1</sub> , V <sub>VOUT2</sub> | | 0 | _ | 4.2 | V | | Maximum Offset Error of Vertical<br>Output Currents | $\delta_{ extsf{V(offset)}}$ | Nominal Settings, Note 11 | - | - | ±2.5 | % | | Maximum Linearity Error of Vertical<br>Output Currents | δ <sub>V(lin)</sub> | Nominal Settings, Note 11 | | | ±1.5 | % | | EW Drive Output | | | | | | | | EW Drive Output Stage [EWDRV (Pin11 | )] | | | | | | | Bottom Output Voltage<br>(Internally Stabilized) | V <sub>EWDRV</sub> | V <sub>PAR(EWDRV)</sub> = 0,<br>V <sub>DC(EWDRV)</sub> = 0,<br>EWTRP Centered | 1.05 | 1.20 | 1.35 | V | | Maximum Output Voltage | | Note 13 | 7.0 | _ | _ | V | | Output Load Current | I <sub>EWDRV</sub> | | _ | _ | ±2.0 | mA | | Temperature Coefficient of Output Signal | TC <sub>EWDRV</sub> | | _ | _ | 600 | 10 <sup>-6</sup> /K | | Adjustment of EW Parabola Amplitude [E | WPAR (Pin21)] | | • | - | | | | Parabola Amplitude | V <sub>PAR(EWDRV)</sub> | I <sub>EWPAR</sub> = 0, Note 11 | _ | 0.05 | _ | V | | | | $I_{EWPAR} = -135\mu A$ , Note 11 | _ | 3 | _ | V | Note 11. All vertical and EW adjustments are specified at nominal vertical settings, which means: - a) $\Delta VAMP = 100\% (I_{VAMP} = 135 \mu \dot{A})$ - b) $\Delta VSCOR = 0$ (Pin 19 Open-Circuit) - c) $\Delta$ VPOS centered (Pin17 forced to GND) - d) $f_H = 70kHz$ Note 12. The superimposed logarithmic sawtooth at VSCOR (Pin19) tracks with VPOS, but **not** with VAMP settings. The superimposed waveform is described by $\frac{kT}{q} \times \ln \frac{1-d}{1+d}$ with 'd' being the modulation depth of a sawtooth from $-\frac{5}{6}$ to $+\frac{5}{6}$ . A linear sawtooth with the same modulation depth can be recovered in an external long–tail pair. Note 13. The output signal at EWDRV (Pin11) may consist of parabola + DC shift + trapezium correction. These adjustments have to be carried out in a correct relationship to each other to avoid clipping due to the limited output voltage range at EWDRV. | Parameter | Symbol | Test Conditions | Min | Тур | Max | Unit | | |---------------------------------------------------------------------|--------------------------------------------------------------|--------------------------------------------------------------------|----------|------|----------|------|--| | EW Drive Output (Cont'd) | | L | <u> </u> | | <u>l</u> | | | | Adjustment of EW Parabola Amplitude (0 | Adjustment of EW Parabola Amplitude (Cont'd) [EWPAR (Pin21)] | | | | | | | | Input Current for Maximum Amplitude | I <sub>EWPAR</sub> | | -110 | -120 | -135 | μΑ | | | Input Current for Minimum Amplitude | | | - | 0 | _ | μΑ | | | Reference Voltage at Input | V <sub>ref(EWPAR)</sub> | | _ | 5.0 | _ | V | | | Adjustment of Horizontal Size [EWWID ( | Pin32)] | | | | | | | | EW Parabola DC Voltage Shift | V <sub>DC(EWDRV)</sub> | $I_{EWWID} = -135\mu A$ , Note 11 | - | 0.1 | _ | V | | | | | I <sub>EWWID</sub> = 0, Note 11 | - | 4.2 | _ | V | | | Input Current for Maximum DC Shift | I <sub>EWWID</sub> | | - | 0 | _ | μΑ | | | Input Current for Minimum DC Shift | | | -110 | -120 | -135 | μΑ | | | Reference Voltage at Input | V <sub>ref(EWWID)</sub> | | _ | 5.0 | _ | V | | | Adjustment of Trapezium Correction [EW | /TRP (Pin20)] | | | | | | | | Trapezium Correction Voltage | V <sub>TRP(EWTRP)</sub> | I <sub>EWTRP</sub> = 0, Note 11 | _ | -0.5 | _ | V | | | | | $I_{EWTRP} = -135\mu A$ , Note 11 | _ | +0.5 | _ | V | | | Input Current for Maximum Positive<br>Trapezium Correction | I <sub>EWTRP</sub> | | -110 | -120 | -135 | μΑ | | | Input Current for Maximum Negative<br>Trapezium Correction | | | - | 0 | - | μА | | | Reference Voltage at Input | V <sub>ref(EWTRP)</sub> | | _ | 5.0 | _ | V | | | Trapezium Correction is Centered if EWTRP (Pin20) is Forced to GND | V <sub>off(EWTRP)</sub> | | 0 | _ | 0.1 | V | | | Amplitude of Superimposed Logarithmic Parabola (Peak-to-Peak Value) | V <sub>PARM(p-p)</sub> | Note 14 | - | _ | 145 | mV | | | Tracking of EWDRV Output Signal with f | H Proportional Vo | ltage | | | I | | | | f <sub>H</sub> Range for Tracking | f <sub>H(MULTI)</sub> | | 24 | _ | 80 | kHz | | | Parabola Amplitude at EWDRV (Pin11) | V <sub>PAR(EWDRV)</sub> | I <sub>HREF</sub> = 1.052mA,<br>F <sub>H</sub> = 31.45kHz, Note 15 | 1.30 | 1.45 | 1.60 | V | | | | | I <sub>HREF</sub> = 2.341mA,<br>F <sub>H</sub> = 70kHz, Note 15 | 2.7 | 3.0 | 3.3 | V | | | | | Function Disabled, Note 15 | 2.7 | 3.0 | 3.3 | V | | | Linearity Error of f <sub>H</sub> Tracking | $\delta V_{EWDRV}$ | | _ | _ | 8 | % | | | Voltage Range to Inhibit Tracking | V <sub>EWWID</sub> | | 0 | _ | 0.1 | V | | | B+ Control Section | | • | | | | | | | Transconductance Amplifier [BIN (Pin5) | and BOP (Pin3)] | | | | | | | | Input Voltage | $V_{BIN}$ | | 0 | _ | 5.25 | V | | | Maximum Input Current | I <sub>BIN(max)</sub> | | - | _ | ±1 | μΑ | | - Note 11. All vertical and EW adjustments are specified at nominal vertical settings, which means: - a) $\Delta VAMP = 100\% (I_{VAMP} = 135 \mu A)$ - b) ΔVSCOR = 0 (Pin 19 Öpen–Circuit) - c) $\Delta$ VPOS centered (Pin17 forced to GND) - d) $f_H = 70kHz$ - Note14. The superimposed logarithmic parabola at EWTRP (Pin20) tracks with VPOS, but **not** with VAMP settings. - Note 15. If $f_H$ tracking is enabled, the amplitude of the complete EWDRV output signal (parabola + DC shift + trapezium) will be changed proportional to $I_{HREF}$ . The EWDRV low level of 1.2V remains fixed. | Parameter | Symbol | Test Conditions | Min | Тур | Max | Unit | |-------------------------------------------------------------------------------------|------------------------------|--------------------------------------------------------|------|------|------|------| | B+ Control Section (Cont'd) | l . | | | 1 | ı | | | Transconductance Amplifier (Cont'd) [BI | N (Pin5) and BOP | (Pin3)] | | | | | | Reference Voltage at Internal<br>Non–Inverting Input of OTA | V <sub>ref(int)</sub> | | 2.37 | 2.50 | 2.58 | V | | Minimum Output Voltage | V <sub>BOP(min)</sub> | | _ | 0.4 | _ | V | | Maximum Output Voltage | V <sub>BOP(max)</sub> | I <sub>BOP</sub> < 1mA | 5.0 | 5.3 | 5.6 | V | | Maximum Output Current | I <sub>BOP(max)</sub> | | _ | ±500 | _ | μΑ | | Transconductance of OTA | g | Note 16 | 30 | 50 | 70 | mS | | Open–Loop Gain | G <sub>open</sub> | | _ | 86 | _ | dB | | Minimum Value of Capacitor at BOP (Pin3) | C <sub>BOP</sub> | | 4.7 | _ | - | nF | | Voltage Comparator [BSENS (Pin4)] | | | · · | | I | | | Voltage Range of Positive Comparator Input | V <sub>BSENS</sub> | | 0 | _ | 5 | V | | Voltage Range of Negative Comparator Input | V <sub>BOP</sub> | | 0 | _ | 5 | V | | Maximum Leakage Current | I <sub>BSENS</sub> | Discharge Disabled | _ | - | -2 | μΑ | | Open Collector Output Stage [BDRV (Pi | n6)] | | • | • | • | | | Maximum Output Current | I <sub>BDRV(max)</sub> | | 20 | _ | _ | mΑ | | Output Leakage Current | I <sub>leakage</sub> (BDRV) | V <sub>BDRV</sub> = 16V | _ | _ | 3 | μΑ | | Saturation Voltage | V <sub>sat(BDRV)</sub> | I <sub>BDRV</sub> < 20mA | _ | _ | 300 | mV | | Minimum Off-Time | t <sub>off(min)</sub> | | _ | 250 | _ | ns | | Delay Between BDRV Pulse and HDRV Pulse (Rising Edges) | t <sub>d(BDRV)</sub> | Measured at V <sub>HDRV</sub> , V <sub>BDRV</sub> = 3V | - | 500 | _ | ns | | BSENS Discharge Circuit | | | • | | • | | | Discharge Stop Level | V <sub>STOP</sub> (BSENS) | Capacitive Load,<br>I <sub>BSENS</sub> = 0.5mA | 0.85 | 1.0 | 1.15 | V | | Discharge Current | I <sub>DISC(BSENS)</sub> | V <sub>BSENS</sub> > 2.5V | 4.5 | 6.0 | 7.5 | mA | | Threshold Voltage for Restart | V <sub>RESTART</sub> (BSENS) | Fault Condition | 1.2 | 1.3 | 1.4 | V | | Minimum Value of Capacitor at BSENS (Pin4) | C <sub>BSENS</sub> | | 2 | _ | - | nF | | Internal Reference, Supply Voltage an | d Protection | | • | | 1 | | | External Supply Voltage for Complete<br>Stabilization of All Internal<br>References | V <sub>STAB(VCC)</sub> | | 9.2 | _ | 16 | V | | Supply Current | I <sub>VCC</sub> | | _ | 49 | _ | mA | | Power Supply Rejection Ratio of<br>Internal Supply Voltage | PSRR | f = 1kHz | 50 | _ | _ | dB | Note 16. First pole of the transconductance amplifier is 5MHz without an external capacitor (will become the second pole, if the OTA operates as an integrator). ## **Functional Description:** ## **Horizontal Sync Separator and Polarity Correction** HSYNC (Pin15) is the input for horizontal synchronization signals, which can be DC–coupled TTL signals (horizontal or composite sync) and AC–coupled negative–going video sync signals. Video syncs are clamped to 1.28V and sliced at 1.4V. This results in a fixed absolute slicing level of 120mV related to sync top. For DC–coupled TTL signals the input clamping current is limited. The slicing level for TTL signals is 1.4V. The separated sync signal (either video or TTL) is integrated on an internal capacitor to detect and normalize the sync polarity. Normalized horizontal sync pulses are used as input signals for the vertical sync integrator, the PLL1 phase detector and the frequency–locked loop. ## **Vertical Sync Integrator** Normalized composite sync signals from HSYNC are integrated on an internal capacitor in order to extract vertical sync pulses. The integration time is dependent on the horizontal oscillator reference current at HREF (Pin28). The integrator output directly triggers the vertical oscillator. This signal is available at VSYNC (normally vertical sync input; Pin14), which is used as an output in this mode. ## **Vertical Sync Slicer and Polarity Correction** Vertical sync signals (TTL) applied to VSYNC (Pin14) are sliced at 1.4V. The output signal of the sync slicer is integrated on an internal capacitor to detect and normalize the sync polarity. If a composite sync signal is detected at HSYNC, VSYNC is used as output for the integrated vertical sync (e.g. for power saving applications). ## **Video Clamping/Vertical Blanking Generator** The video clamping/vertical blanking signal at CLBL (Pin16) is a two–level sandcastle pulse which is especially suitable for video ICs, but also for direct applications in video output stages. The upper level is the video clamping pulse, which is triggered by the trailing edge of the horizontal sync pulse. The width of the video clamping pulse is determined by an internal monoflop. CLSEL (Pin10) is the selection input for the position of the video clamping pulse. If CLSEL is connected to GND, the clamping pulse is triggered with the trailing edge of horizontal sync. For a clamping pulse which starts with the leading edge of horizontal sync, Pin10 must be connected to $V_{CC}$ . The lower level of the sandcastle pulse is the vertical blanking pulse, which is derived directly from the internal oscillator waveform. It is started by the vertical sync and stopped with the start of the vertical scan. This results in optimum vertical blanking. Blanking will be activated continuously, if one of the following conditions is true: No horizontal flyback pulses at HFLB (Pin1) X-ray protection is activated Soft start of horizontal drive (voltage at HPPL2 (Pin31) is low) Supply voltage at V<sub>CC</sub> (Pin9) is low PLL1 is unlocked while frequency-locked loop is in search mode Blanking will not be activated if the horizontal sync frequency is below the valid range or there are no sync pulses available. #### Frequency-Locked Loop The frequency-locked loop can lock the horizontal oscillator over a wide frequency range. This is achieved by a combined search and PLL operation. The frequency range is preset by two external resistors and the recommended ratio is $$\frac{f_{min}}{f_{max}} = \frac{1}{3.5}$$ Larger ranges are possible by extended applications. Without a horizontal sync signal the oscillator will be free–running at $f_{min}$ . Any change of sync conditions is detected by the internal coincidence detector. A deviation of more than 4% between horizontal sync and oscillator frequency switches the horizontal section into search mode. This means that PLL1 control currents are switched off immediately. Then the internal frequency detector starts tuning the oscillator. Very small DC currents at HPLL1 (Pin26) are used to perform this tuning with a well defined change rate. When coincidence between horizontal sync and oscillator frequency is detected, the search mode is replaced by a normal PLL operation. This operation ensures a smooth tuning and avoids fast changes of horizontal frequency during catching. In this concept it is not allowed to load HPLL1. The frequency dependent voltage at this pin is fed internally to HBUF (Pin27) via a sample–and–hold and buffer stage. The sample–and–hold stage removes all disturbances caused by horizontal sync or composite vertical sync from the buffered voltage. An external resistor from HBUF to HREF defines the frequency range. See also hints for locking procedure in Note 2 of the "Electrical Characteristics" section of this data sheet. #### PLL1 Phase Detector The phase detector is a standard type using switched current sources. The middle of the horizontal sync is compared with a fixed point of the oscillator sawtooth voltage. The PLL1 loop filter is connected to HPLL (Pin26). #### **Horizontal Oscillator** This oscillator is a relaxation type and requires a fixed capacitor of 10nF at HCAP (Pin29). For optimum jitter performance the value of 10nF must not be changed. The maximum oscillator frequency is determined by a resistor from HREF to GND. A resistor from HREF to HBUF defines the frequency range. The reference current at HREF also defines the integration time constant of the vertical sync integration. ## **Calculation of Line Frequency Range** First the oscillator frequencies $f_{min}$ and $f_{max}$ have to be calculated. This is achieved by adding the spread of the relevant components to the highest and lowest sync frequencies $f_{S(min)}$ and $f_{S(max)}$ . The oscillator is driven by the difference of the currents in $R_{HREF}$ and $R_{HBUF}$ . At the highest oscillator frequency $R_{HBUF}$ does not contribute to the spread. The spread will increase towards lower frequencies due to the contribution of R<sub>HBUF</sub>. It is also dependent on the ratio $f_{S(max)}$ The following example is a 31.45 to 64kHz application: $n_s = \frac{f_{S(max)}}{f_{S(min)}} = \frac{64kHz}{31.45kHz} = 2.04$ **Table 1.** Calculation of total spread | spread of: | for f <sub>max</sub> | for f <sub>min</sub> | |---------------------------------------|----------------------|--------------------------------| | IC | 3% | 3% | | C <sub>HCAP</sub> | 2% | 2% | | R <sub>HREF</sub> | 1% | - | | R <sub>HREF</sub> . R <sub>HBUF</sub> | _ | 1% x (2.3 x n <sub>s</sub> –1) | | Total | 6% | 8,69% | ## Calculation of Line Frequency Range (Cont'd) Thus the typical frequency range of the oscillator in this example is: $$f_{max} = f_{S(max)} \times 1.06 = 67.84 \text{kHz}$$ $f_{min} = \frac{f_{S(min)}}{1.087} = 28.93 \text{kHz}$ The resistors R<sub>HREF</sub> and R<sub>HBUF</sub> can be calculated with the following formula: $$R_{HREF} = \frac{74 \text{ x kHz x k}\Omega}{f_{max} \text{ [kHz]}} = 1.091 \text{k}\Omega$$ $$R_{HBUF} = \frac{R_{HREF} \text{ x } 1.19 \text{ x n}}{n-1} = 1.091 \text{k}\Omega$$ $$\text{Where: } n = \frac{f_{max}}{f_{min}} = 2.35$$ The spread of $f_{min}$ increases with the frequency ratio $\frac{f_{S(max)}}{f_{S(min)}}$ For higher ratios this spread can be reduced by using resistors with less tolerances. #### **P<sub>LL2</sub> Phase Detector** The PLL2 phase detector is similiar to the PLL1 detector and compares the line flyback pulse at HFLB (Pin1) with the oscillator sawtooth voltage. The PLL2 detector thus compensates for the delay in the external horizontal deflection circuit by adjusting the phase of the HDRV (Pin7) output pulse. The phase between horizontal flyback and horizontal sync can be controlled at HPOS (Pin30). If HPLL2 is pulled to GND, horizontal output pulses, vertical output currents and B+ control pulses are inhibited. This means, HDRV (Pin7), BDRV (Pin6) VOUT1 (Pin13) and VOUT2 (Pin12) are floating in this state. PLL2 and the frequency–locked loop are disabled, and CLCB (Pin16) provides a continuous blanking signal. This option can be used for soft start, protection and power–down modes. When the HPLL2 voltage is released again, an automatic soft start sequence will be performed. The soft start timing is determined by the filter capacitor at HPLL2 (Pin31), which is charged with a constant current during soft start. In the beginning the horizontal driver stage generates very small output pulses. The width of these pulses increases with the voltage at HPLL2 until the final duty factor is reached. At this point BDRV (Pin6), VOUT1 (Pin13 and VOUT2 (Pin12) are re—enabled. The voltage at HPLL2 continues to rise until PLL2 enters its normal operating range. The internal charge current is now disabled. Finally PLL2 and the frequency—locked loop are enabled, and the continuous blanking at CLBL is removed. ## **Horizontal Phase Adjustment** HPOS (Pin30) provides a linear adjustment of the relative phase between the horizontal sync and oscillator sawtooth. Once adjusted, the relative pahse remains constant over the whole frequency range. **Application hint:** HPOS is a current input, which provides an internal reference voltage while I<sub>HPOS</sub> is in the specified adjustment current range, By grounding HPOS the symmetrical control range is forced to its center value, therefore the pahse between horizontal sync and horizontal drive pulse is only determined by PLL2. ## **Output Stage for Line Drive Pulses** An open collector output stage allows direct drive of an inverting driver transistor because of a low saturation voltage of 0.3V at 20mA. To protect the line deflection transistor, the output stage is disabled (floating) for low supply voltage at $V_{CC}$ . The duty factor of line drive pulses is slightly dependent on the actual line frequency. This ensures optimum drive conditions over the whole frequency range. #### X-Ray Protection The X-ray protection input XRAY (Pin2) provides a voltage detector with a precise threshold. If the input voltage at XRAY exceeds this threshold for a certain time, an internal latch switches the IC into protection mode. In this mode several pins are forced into defined states: Horizontal output stage (HDRV) is floating B+ control driver stage (BDRV) is floating Vertical output stages (VOUT1 and VOUT2) are floating CLBL provides a continuous blanking signal The capacitor connected to HPLL2 (Pin31) is discharged To reset the latch and return to normal operation, V<sub>CC</sub> has to be temporally switched off. ## **Vertical Oscillator and Amplitude Control** This stage is designed for fast stabilization of vertical amplitude after changes in sync frequency conditions. The free–running frequency $f_{osc(V)}$ is determined by the resistor $R_{VREF}$ connected to Pin23 and the capacitor $C_{VCAP}$ connected to Pin24. The value of $R_{VREF}$ is not only optimized for noise and linearity performance in the whole vertical and EW section, but also influences several internal references, Therefore the value of $R_{VREF}$ must not be changed. capacitor $C_{VCAP}$ should be used to select the free–running frequency of the vertical oscillator in accordance with the following formula: $$fosc(V) = \frac{1}{10.8 \times R_{VRFF} \times C_{VCAP}}$$ To achieve a stabilized amplitude the free–running frequency $f_{osc(V)}$ , without adjustment, should be at least 10% lower than the minimum trigger frequency. The contributions shown in Table 2 can be assumed. **Table 2.** Calculation of $f_{osc(V)}$ total spreads | Contributing elements: | | |-----------------------------------------------------------------------------------|------| | Minimum frequency offset between f <sub>osc(V)</sub> and lowest trigger frequency | ±10% | | Spread of IC | ±3% | | Spread of R <sub>VREF</sub> | ±1% | | Spread of C <sub>VCAP</sub> | ±5% | | Total | 19% | Results for 50 to 110Hz application: $f_{osc(V)} = \frac{50Hz}{1.19} = 42Hz$ **Application hint:** VAGC (Pin22) has a high input impedance during scan, thus the pin must not be loaded externally. Otherwise non–linearities in the vertical output currents may occur due to the changing charge current during scan. **Application hint:** The full vertical sync range of 1 : 2.5 can be made usable by incorporating an adjustment of the free–running frequency. Also the complete sync range can be shifted to higher frequencies (e.g. 70 to 160Hz) by reducing the value of $C_{VCAP}$ . ## Adjustment of Vertical Size, Vertical Shift and S-Correction VPOS (Pin17) is the input for the DC adjustable vertical picture shift. This pin provides a phase shift at the sawttoth output VOUT1 and VOUT2 (Pin13 and Pin12) and the EW drive output EWDRV (Pin11) in such a way that the whole picture moves vertically while maintaining the correct geometry. The amplitude of the differential output currents at VOUT1 and VOUT2 can be adjusted via input VAMP (Pin18). This can be a combination of a DC adjustment and a dynamic waveform modulation. VSCOR (pin19) is used to adjust the amount of vertical S-correction in the output signal. ## Adjustment of Vertical Size, Vertical Shift and S-Correction (Cont'd) The adjustments for vertical size and vertical shift also affect the wavweforms of the EW parabola and the vertical S-correction. The result of this interaction is that no readjustment of these parameters is necessary after an adjustment of vertical picture size or position. **Application hint:** VPOS is a current input which provides an internal reference voltage while I<sub>VPOS</sub> is in the specified adjustment current range. By grounding VPOS (Pin17) the symmetrical control range is forced to its center value. **Application hint:** VSCOR is a current input at 5V. Superimposed on this level is a very small positive—going vertical sawtooth, intended to modulate an external long—tailed transistor pair. This enables further optional DC controls of functions which are not directly accessible such as vertical tilt or vertical linearity. #### **EW Parabola (Including Horizontal Size and Trapezium Correction)** EWDRV (Pin11) provides a complete EW drive waveform. EW parabola amplitude, DC shift (horizontal size) and trapezium correction can be controlled via separate DC inputs. EWPAR (Pin21) is used to adjust the parabola amplitude. This can be a combination of a DC adjustment and a dynamic waveform modulation. The EW parabola amplitude also tracks with vertical picture size. The parabola waveform itself tracks with the adjustment for vertical picture shift (VPOS). EWWID (Pin32) offers two modes of operation: - Mode 1 Horizontal size is DC controlled via EWWID (Pin32) and causes a DC shift at the EWDRV output. Also the complete waveform is multiplied internally by a signal proportional to the line frequency (which is detected via the current at HREF (Pin28). This mode is to be used for driving EW modulator stages which require a voltage proportional to the line frequency. - Mode 2 EWWID (Pin32) is grounded. Then EWDRV is no longer multiplied by the line frequency. The DC adjustment for horizontal size must be added to the input of the B+ control amplifier BIN (Pin5). This mode is to be used for driving EW modulations which require a voltage independent of the line frequency. EWTRP (Pin20 is used to adjust the amount of trapezium correction in the EW drive waveform. **Application hint:** EWTRP (Pin20) is a current input at 5V. Superimposed on this level is a very small vertical parabola with positive tips, intended to modulate an external long–tailed transistor pair. This enables further optional DC controls of functions which are not directly accessible such as EW–corner, vertical focus or EW pin balance. **Application hint:** By grounding EWTRP (Pin20) the symmetrical control range is forced to its center value. #### **B+ Control Function Block** The B+ control function block of the EASDC consists of an Operatgional Transcondutance Amplifier (OTA), a voltage comparator, a flip–flop and a discharge circuit. This configuration allows easy applications for different B+ control concepts. #### **General Description** The non–inverting input of the OTA is connected internally to a high precision reference voltage. The inverting input is connected to BIN (Pin5). An internal clamping circuit limits the maximum positive output voltage of the OTA. The output itself is connected to BOP (Pin3) and to the inverting input of the voltage comparator. The non–inverting input of the voltage comparator can be accessed via BSENS (Pin4). ## Functional Description (Cont'd): B+ Control Function Block (Cont'd) B+ drive pulses are generated by an internal flip–flop and fed to BDRV (Pin6) vai an open collector output stage. This flip–flop will be set at the rising edge of the signal at HDRV (Pin7). The falling edge of the output signal at BDRV has a defined delay of t<sub>d(BDRV)</sub> to the rising edge of the HDRV pulse. When the voltage at BSENS exceeds the voltage at BOP, the voltage comparator output resets the flip–flop and therefore, the open collector stage at BDRV is floating again. An internal discharge circuit allows a well defined discharge of capacitors at BSENS. BDRV is active at a low level output voltage thus, it requires an external inverting driver stage. The B+ function block can be used for B+ deflection modulators in either of two modes: #### Feedback Mode In this application the OTA is used as an error amplifier with a limited output voltage range. The flip—flop will be set at the rising edge of the signal at HDRV. A reset will be generated when the voltage at BSENS taken from the current sense resistor exceeds the voltage at BOP. If not reset is generated within a line period, the rising edge of the next HDRV pulse forces the flip–flop to reset. The flip–flop is set immediately after the voltage at BSENS has been dropped below the threshold voltage V<sub>RESTART(BSENS)</sub>. #### Feed Forward Mode This application uses an external RC combination at BSENS to provide a pulse width which is independent from the horizontal frequency. The capacitor is charged via an external resistor and discharged by the internal discharge circuit. For normal operation the discharge circuit is activated when the flip–flop is reset by the internal voltage comparator. Now the capacitor will be discharged with a constant current until the internally controlled stop level V<sub>STOP(BSENS)</sub> is reached. This level will be maintained until the rising edge of the next HDRV pulse sets the flip–flop again and disables the discharge circuit. If no reset is generated within a line period, the rising edge of the next HDRV pulse automatically starts the discharge sequence and resets the flip–flop. When the voltage at BSENS reaches the threshold voltage V<sub>RESTART(BSENS)</sub>, the discharge circuit will be disabled automatically and the flip–flop will be set immediately. This behaviour allows a definition of the maximum duty cycle of the B+ control drive pulse by the relationship of charge current to discharge current. ## Supply Voltage Stabilizer, Reference and Protection The ASDC provides an internal supply voltage stabilizer for excellent stabilization of all internal references. An internal gap reference especially designed for low—noise is the reference for the internal horizontal and vertical supply voltages. All internal reference currents and drive current for the vertical output stage are derived from this voltage via external resistors. A special protection mode has been implemented in order to protect the deflection stages and the picture tube during start—up, shut—down and fault conditions. This protection mode can be activated as shown in Table 3. | railore or / tour auton or protestion in touc | | |-----------------------------------------------|-------------------------| | Activation | Reset | | Low Supply Voltage at Pin9 | Increase Supply Voltage | | X-Ray Protection XRAY (Pin2) Triggered | Remove Supply Voltage | | HPLL2 (Pin31) Pulled to GND | Release Pin31 | Table 3. Activation of protection mode #### Supply Voltage Stabilizer, Reference and Protection (Cont'd) When protection mode is active, several pins of the ASDC are forced into a defined state: HDRV (Horizontal Driver Output) is floating BDRV (B+ Control Driver Output) is floating VOUT1 and VOUT2 (Vertical Outputs) are floating CLBL provides a continuous blanking signal The capacitor at HPLL2 is discharged If the protection mode is activated via the supply voltage at Pin9, all thesae actions will be performed in a well defined sequence. For activation via X–ray protection or HPLL2 all actions will occur simultaneously. The return to normal operation is performed in accordance with the start—up sequence, if the reset was caused by the supply voltage at Pin9. The first action with increasing supply voltage is the activation of continuous blanking at CLBL. When the threshold for activation of HDRV is passed, an internal current begins to sharge the external capacitor at HPLL2 and PLL2 soft start sequence is performed. In the beginning of this phase the horizontal driver stage generates very small output pulses. The width of these pulses increases with the voltage at HPLL2 until the final duty cycle is reached. Then the PLL2 voltage passes the threshold for activation of BDRV, VOUT1 and VOUT2. For activation of these pins not only the PLL2 voltage, but also the supply voltage, must have passed the appropriate threshold. A last pair of thresholds has to be passed by PLL2 voltage **and** supply voltage before the continuous blanking is finally removed, and the operation of PLL2 and frequency—locked loop is enabled. A return to the normal operation by releasing the voltage at HPLL2 will lead to a slightly different sequence. Here the activation of all functions is influenced only by the voltage at HPPL2. **Application hint:** Internal discharge of the capacitor at HPLL2 will only be performed, if the protection mode was activated via the supply voltage or X–ray protection.