# MX•CDM, INC. MiXed Signal ICs

# **VSR CODEC WITH DRAM CONTROL**



## **PRELIMINARY INFORMATION**

# **Features and Applications**

- Half-Duplex Voice Storage and Retrieval
- Serial Bus µProcessor Control
- On-Chip DRAM Controller
- Up To 2 Minutes of High-Quality **Recorded Audio**
- Answering Functions and Voice-**Notepad**
- Low-Power 5-Volt CMOS

**Selectable Sample Rates and "Memory** Size"





# **DESCRIPTION**

The MX812 is a half-duplex VSR Codec, which when connected to an audio processing microcircuit (such as the MX816, 826 or 836), provides the storage and recovery of speechband audio in attached Dynamic RAM. The addition of this device will enhance the communications system by providing cellular radios with Answering Functions, "Message-Notepad" and general announcement cababilities.

The MX812 will enable:

- Storage of a speech message for transmission (replay) at a later time.
- Storage of a received speech message when the operator is not attending.
- The storage and subsequent replay of speech.

All VSR operating functions are controlled by a simple serial  $\mu$ Processor interface which may operate from the radio's own  $\mu$ Processor/Controller.

Input audio from the "Store" output of the audio processor is digitized by delta modulation and stored via the DRAM controller, in attached memory.

Audio for replay is recovered from the assigned memory locations and after demodulation made available for supply to the "Play" input of the audio processor. For use with other audio systems, the input/output audio can be connected to relevant points in circuit.

The MX812 has no on-chip input or output audio filtering; this capability must therefore be provided by the host system. Sampling rates and memory capacity are selectable to 32kb/s or 63kb/s and 1 x 4Mbit or 2 x 1Mbit respectively, which when used in conjunction allow control of audio-quality and storage-time.

This low-power CMOS device is available 28-pin plastic SOIC and 28-pin Cerdip packages.

| D: . |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin  | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 1    | <b>CAS:</b> This output should be connected to the "Column Address Strobe" input pin(s) of all DRAM devices installed.                                                                                                                                                                                                                                                                                                                                                                 |
| 2    | WE: This output should be connected to the "Write Enable" input pin(s) of all DRAM devices installed.                                                                                                                                                                                                                                                                                                                                                                                  |
| 3    | <b>D:</b> Digital (speech) data into and out of the VSR Codec. This pin should be connected to the "Data In" and "Data Out" pins ("D" and "Q") of DRAM devices.                                                                                                                                                                                                                                                                                                                        |
| 4    | Xtal: The nominal 4.0MHz clock input to the VSR Codec. The signal applied to this device may be derived from the attached Audio Processor on-chip Xtal Oscillator circuits (see Figures 2 and 3).  Note that the VSR Codec will be able to function and maintain correct DRAM refresh, with Xtal input frequencies down to 2.0MHz. Compand and Local Decoder time constants will change accordingly and minimum "C-BUS" timings (Figures 6 and 7) would have to be increased pro-rata. |
| 5    | Interrupt Request ( $\overline{IRQ}$ ): This Interrupt Request output from the MX812 is 'wire-OR able' allowing the Interrupt Outputs of other peripherals to be commoned and connected to the Interrupt input of the $\mu$ Processor (see the C-BUS Interface and System Applications document). This input has a low-impedance pulldown to $V_{ss}$ when active, and a high-impedance when inactive.                                                                                 |
| 6    | <b>Serial Clock:</b> The C-BUS serial clock input. This clock produced by the $\mu$ Controller, is used for transfer timing of commands and data to and from the VSR Codec. See Timing Diagrams.                                                                                                                                                                                                                                                                                       |
| 7    | Command Data: The C-BUS serial (command) data input from the $\mu$ Controller. Data is loaded to this device in 8-bit bytes MSB (B7) first and LSB (B0) last, synchronized to the Serial Clock.                                                                                                                                                                                                                                                                                        |
| 8    | Chip Select ( $\overline{\text{CS}}$ ): The C-BUS data transfer control function. This input is provided by the $\mu$ Controller. Transfer sequences are initiated, completed or aborted by this signal. See Timing Diagrams.                                                                                                                                                                                                                                                          |
| 9    | <b>Reply Data:</b> The C-BUS serial data output to the $\mu$ Controller. The transmission of reply bytes is synchronized to the Serial Clock under the control of the Chip Select input. This is a 3-state output which is held at a high-impedance when not sending data to the $\mu$ Controller.                                                                                                                                                                                     |
| 10   | $V_{\scriptsize BIAS}$ : The output of the internal analog circuitry bias line, held internally at $V_{\scriptsize DD}/2$ . This pin should be decoupled to $V_{\scriptsize SS}$ by capacitor $C_{\scriptsize 2}$ (see Figure 2).                                                                                                                                                                                                                                                      |

| Pin      | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 11       | <b>Audio Out:</b> The analog output to the Audio Processor "Play" input when the VSR Codec is configured as a Decoder. When configured as an active Decoder but with no Play Page commands (62 <sub>H</sub> ) active, the VSR Codec will play-out an idle pattern of "10101010s". When not configured as a Decoder, or Powersaved (Mode Register), this output will be held at $V_{BIAS}$ via an internal 500kΩ resistor. The output at this pin is unfiltered; an external speechband filter — such as that included on the MX816/826/836 Audio Processors — will be required. Since this output is centered around $V_{DD}/2$ a coupling capacitor is required.                                               |
| 12       | $\mathbf{E}_{\text{BIAS}}$ : The Encoder d.c. internal balancing circuitry line. This pin should be decoupled to V <sub>SS</sub> by capacitor C <sub>4</sub> (see Figure 2). <b>Note</b> that in the 'Encode' mode (Mode Register DE and PS both "0") the Codec drives this pin to approximately V <sub>DD</sub> /2 through a very high impedance; it can take more than one second for the E <sub>BIAS</sub> voltage to stabilize when power is first applied to this device. A faster start-up can be achieved by setting Bit DE or PS to "1" for 250mS (approx) during power-up. This will cause the E <sub>BIAS</sub> pin to be connected to V <sub>BIAS</sub> through a resistance of approximately 100kΩ. |
| 13       | <b>Audio In:</b> The analog input to the VSR Codec in the Encode mode. When not configured as an Encoder, or Powersaved (Mode Register), this input will be held at $V_{BIAS}$ via an internal 500kΩ resistor. This pin should be coupled via a capacitor, see Figure 2. As this input does not contain an internal audio filter, the audio to this pin should be limited to a 3400Hz "speechband" by an external audio filter – such as included in the MX816/826/836 Audio Processors.                                                                                                                                                                                                                        |
| 14       | V <sub>ss</sub> : The "analog" ground connection. See D <sub>GND</sub> description.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 15       | A0:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 16       | A1:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 17       | A2:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 18<br>19 | DRAM address line outputs from the MX812.  A4: These pins should be connected to the corresponding address                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 20       | A5: inputs of the associated DRAM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 21       | A6:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 22       | A7:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 23       | A8:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 24       | A9:  <br>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 25       | A10/R2: A dual function output pin selected by the memory size (MS) bit (Mode Register), as detailed in the table below:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|          | MS bitDRAMsConnected To<br>DRAM No 2 RASThis Output"0"1Mbits'DRAM No 2 RASRAS2"1"4MbitDRAM A10A10 Signal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 26       | RAS: An output from the VSR Codec which should be connected to the "Row Address Strobe" pin of the 4Mbit DRAM or the first 1Mbit DRAM, see Figure 4, Example DRAM connections.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 27       | $D_{\text{GND}}$ : The digital signal ground connection to the VSR Codec. Both $D_{\text{GND}}$ and $V_{\text{SS}}$ pins should be connected to the negative side of the d.c. power supply. However, a printed circuit board should be laid out so that $D_{\text{GND}}$ is connected as closely as possible to the DRAM section ground pins.                                                                                                                                                                                                                                                                                                                                                                   |
| 28       | $ m V_{pp}$ : Positive supply rail. A single, stable +5-volt supply is required. Levels and voltages within the VSR Codec are dependent upon this supply. This pin should be decoupled to $\rm V_{ss}$ via capacitor $\rm C_{s}$ , located close to the MX812 pins.                                                                                                                                                                                                                                                                                                                                                                                                                                             |

# **Application Information**





# **Application Information .....**



#### **Choice of DRAM Devices**

DRAM devices chosen should be standard 1,048,576 x 1 or 4,194,304 x 1 Dynamic Random Access memories, with 'CAS before RAS' refresh, and a Row Address access time of 200 nano-seconds or less.



# **Driving Two 4-MBit DRAM Sections**

By adding external logic circuitry, the MX812 can be configured to drive two 4-MBit DRAM sections. This will have the effect of doubling the available storage time. i.e. 4 minutes at 32kbps.

With reference to the circuitry shown in Figure 5: With the Mode Register **MS** Bit set to "0" the MX812 treats the DRAM sections as two 1-Mbit devices. The external logic makes each 4-MBit DRAM appear as four 1-MBit banks selected by the Bank Select lines 'A' and 'B.'

| Bank S |   | DRAM No 1<br>Pages | DRAM No 2<br>Pages |
|--------|---|--------------------|--------------------|
| Α      | В | 0 - 1023           | 1024 - 2047        |
| 0      | 0 |                    |                    |
| 1      | 0 |                    |                    |
| 0      | 1 | _                  | _                  |
| 1      | 1 | •                  | -                  |

# The Controlling System: C-BUS Hardware Interface

C-BUS is MX-COM's proprietary standard for the transmission of commands and data between a  $\mu$ Controller and MX-COM's New Generation integrated circuits. C-BUS is designed for a low IC pin-count, flexibility in handling variable amounts of data, and simplicity of system design and  $\mu$ Controller software.

It may be used with any  $\mu$ Controller, and can, if desired, take advantage of the hardware serial I/O functions built into many types of  $\mu$ Controller. Because of this flexibility and because the BUS data-rate is determined solely by the  $\mu$ Controller, the system designer can choose a  $\mu$ Controller appropriate to the overall system processing requirements.

Control of the functions and levels within the MX812 VSR Codec is by a group of Address/Commands and appended data instructions from the system  $\mu$ Controller to set/adjust the functions and elements of the MX812. The use of these instructions is detailed in the following paragraphs and tables.

| Command<br>Assignment     | Addı<br>Hex. | ress/C | om | ma |   | (A/G | - | Byte | e   | + | Data<br>Byte/s                      |
|---------------------------|--------------|--------|----|----|---|------|---|------|-----|---|-------------------------------------|
|                           |              | MSE    | 3  |    |   |      |   |      | LSB |   |                                     |
| General Reset             | 01           | 0      | 0  | 0  | 0 | 0    | 0 | 0    | 1   |   |                                     |
| Write to Mode Register    | 60           | 0      | 1  | 1  | 0 | 0    | 0 | 0    | 0   | + | 1 byte Instruction to Mode Register |
| Read Status Register      | 61           | 0      | 1  | 1  | 0 | 0    | 0 | 0    | 1   | + | 1 byte Reply from Status Register   |
| Store/Play Page           | 62           | 0      | 1  | 1  | 0 | 0    | 0 | 1    | 0   | + | 2 bytes Command                     |
| Wait                      | 63           | 0      | 1  | 1  | 0 | 0    | 0 | 1    | 1   |   |                                     |
| Table 1 - C-BUS Address/C | Commands     | 3      |    |    |   |      |   |      |     |   |                                     |

# "Write to Mode Register"

- A/C 60<sub>H</sub>, followed by 1 byte of Command Data.

#### Interrupt Output - IE

Controls the MX812 IRQ output driver.

#### Sampling Rates - SR

The CVSD Codec sampling rates. Accurate rates depend upon the applied Xtal/clock frequency (see Table 5).

#### Memory Size - MS

The MX812 can operate with 1 x 1Mbit, 2 x 1Mbit or 1 x 4Mbit of DRAM (see Figure 4).

#### Powersave - PS

Powersaves the CVSD Codec only. Logic functions and DRAM refresh are maintained.

#### Decode/Encode - DE

The Codec and DRAM operational mode."
"Play" or "Store"

## Interrupts

The MX812's Interrupt Output is driven by the Status Bit 7 (IF) when the Mode Register Bit7 (IE) is set to a "1."

The IF bit and the Interrupt Output (If enabled) are set when the Store/Play/Wait command Buffer is emptied (MT bit) by transferring from the buffer to the DRAM control circuits.

and/or

The IF bit and the Interrupt Output (if enabled) are set when a Store, Play or Wait command has finished **and** the Command Buffer is empty.

The notes below illustrate the IRQ pin conditions:

| IF Bit        | IE Bit      | IRQ           |
|---------------|-------------|---------------|
| "0" cleared   | "0" disable | High Z        |
| "0" cleared   | "1" enable  | High Z        |
| "1" Interrupt | "0" disable | High Z        |
| "1" Interrupt | "1" enable  | V. (logic "0" |

| Setting             | Mode Bits                                                   |
|---------------------|-------------------------------------------------------------|
| <b>MSB 7</b> 1 0    | Transmitted to 812 First Interrupt Output Enable Disable    |
| <b>6</b><br>1<br>0  | Sampling Rate<br>63kb/s<br>32kb/s                           |
| <b>5</b><br>1<br>0  | Memory (DRAM) Size<br>Single 4Mbit<br>1 or 2 x 1Mbit        |
| <b>4</b><br>1<br>0  | Powersave CVSD Codec Powersaved CVSD Codec Powered          |
| <b>3</b><br>1<br>0  | <b>Decode/Encode</b> Decode – Play Mode Encode – Store Mode |
| <b>2 1 0</b> 0 0    | Not Used<br>Set to 'zeros'                                  |
| Table 2 - Control R | egister                                                     |

# "General Reset" - A/C 01,

Upon Power-Up the "bits" in the MX812 registers will be random (either "0" or "1"). A General Reset Command (01 $_{\rm H}$ ) will be required to "reset" all microcircuits on the C-BUS, and has the following effect upon the MX812.

Clear all Mode Register bits to "0" Status Register Bit 7 (IF) to "0"

Bits 5 and 6 (MT and I) to "1"

Halt any current Store, Play or Wait execution Clear the Store/Play/Wait Command Buffer

# The Controlling System .....

"Read Status Register" - A/C 61<sub>H</sub>, followed by 1 byte of Reply Data.

| Reading              | Status Bits                                                          |
|----------------------|----------------------------------------------------------------------|
| MSB                  | Received from 812 First                                              |
| 7<br>1<br>0          | Interrupt Condition (Flag) Bit 6 or 5 set to a "1" Cleared condition |
| <b>6</b><br>1<br>0   | Command Buffer Buffer Empty Cleared condition                        |
| <b>5</b><br>1<br>0   | <b>Device Condition</b> Idle Storing, Playing or Waiting             |
| 4 3 2 1 0            | Input Power Level                                                    |
| Table 3 Status Regis | ster                                                                 |

# Store/Play/Wait Command Buffer

A buffer used to accept and hold the latest Store, Play or Wait command received over the C-BUS while the MX812 is executing the previous command. The Status Register, bit 6, indicates the condition of this buffer.

When a command is received it is first loaded into this buffer. If the MX812 is already executing a previously loaded Store, Play or Wait command the new command will be stored temporarily in the Command Buffer, from where it will be taken on completion of the previous command.

## Interrupt Condition (Flag) - IF

**Set** to a logic "1" whenever Bit 6 or Bit 5 goes from "0" to "1" (unless the transition is caused by a General Reset command 01<sub>µ</sub>). This indication allows monitoring by 'poll' while Interrupts are disabled.

**Cleared** to a logic "0" by a General Reset command or immediately following a read of the Status Register.

## Command Buffer Status - MT

**Set** to a logic "1" when the Command Buffer is empty or by a General Reset command.

**Cleared** to a logic "0" by loading a new Store, Play, Wait commands.

#### Device Condition - I

**Set** to a logic "1" when **NO** Store, Play or Wait command is being executed or by a General Reset command. **Set** to a logic "0" while a Store, Play or Wait command is being executed.

#### Encode Input Power Level - POWER

Available in the Encode mode, a 5-bit representation of the analog signal input level, updated at the end of every Store or Wait command.

This permits the MX812 to perform a continuous sequence of Store, Play or Wait commands, without gaps and without requiring an unduly fast response from the mController.

Note that this Command Buffer can only hold one Store, Play or Wait instruction, each new command received into this buffer will overwrite any previously loaded contents.

To Store or Play a sequence of pages the relevant commands should be loaded with sequential page numbers while observing the Status Register – Bit 6.

# "Store/Play Page" - A/C 62<sub>H</sub>, followed by 2 bytes of Command Data.

For the purposes of storage and replay, the attached DRAM is divided into 'data-pages' of 1024 bits (1kbit).

One Store/Play command (loaded MSB first) will instruct the MX812 to store or play (depending upon the setting of the Mode Register, Bit-3) to or from 1 x 1024 "page" of DRAM. The Store/Play/Wait command buffer will allow continuity of

operation.

The particular page selected is identified by the 12 lowest bits of the 2 x Store/Play bytes as shown below.

If a Store command is loaded and executed whilst the Codec is "Powersaved" in the Encode mode, the selected DRAM page will be filled with an idle pattern ("101010.....").

|       |     |       |         |      |                        |                        |                       | В                     | it Num                | ber                   |                       |                       |                       |                       |                |     |           |
|-------|-----|-------|---------|------|------------------------|------------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|----------------|-----|-----------|
|       | MSE | - Loa | aded to | MX81 | 2 First                |                        |                       |                       |                       |                       |                       |                       | L                     | oaded                 | Last -         | LSB |           |
| Bit   | 15  | 14    | 13      | 12   | 11                     | 10                     | 9                     | 8                     | 7                     | 6                     | 5                     | 4                     | 3                     | 2                     | 1              | 0   | Bit       |
| Value | x   | x     | x       | x    | <b>2</b> <sup>11</sup> | <b>2</b> <sup>10</sup> | <b>2</b> <sup>9</sup> | <b>2</b> <sup>8</sup> | <b>2</b> <sup>7</sup> | <b>2</b> <sup>6</sup> | <b>2</b> <sup>5</sup> | <b>2</b> <sup>4</sup> | <b>2</b> <sup>3</sup> | <b>2</b> <sup>2</sup> | 2 <sup>1</sup> | 20  | Value     |
| Page  | "0" | "0"   | "0"     | "0"  |                        |                        |                       |                       | D                     | RAM P                 | age Nu                | ımber -               |                       |                       |                |     | –<br>Page |

| DRAM Size | Valid Page Nos | Bit Nos |
|-----------|----------------|---------|
| 4Mbit     | 0 - 4095       | 0 - 11  |
| 1 + 1Mbit | 0 - 2047       | 0 - 10  |
| 1Mbit     | 0 - 1023       | 0 - 9   |

"Wait" - A/C 63<sub>H</sub>, — Wait for 1024 bit periods

Causes the MX812 to wait for 1024 bit periods (approximately 16 or 32ms).

If the Codec is set to the Encode mode, a new "Power"

reading that is relevant to the input audio level, will be loaded into the Status Register at the end of the Wait period.

If the Codec is set to the Decode mode it will 'Play' a perfect idle pattern ("101010......") during the Wait period.

# **Control Timing Information**

Figure 6 shows the timing parameters for two-way communication between the μController and Cellular peripherals on the "C-BUS." Figure 7 shows the timing relationships between the Serial Clock and Data.







# **Control Timing Information .....**

Timing Specification - Figures 6 and 7

| Charac           | cteristics                          | See Note | Min. | Тур. | Max. | Unit |
|------------------|-------------------------------------|----------|------|------|------|------|
| t <sub>cse</sub> | "CS-Enable to Clock-High"           |          | 2.0  | _    | _    | μs   |
| CSH              | Last "Clock-High to CS-High"        |          | 4.0  | _    | _    | μs   |
| HIZ              | "CS-High to Reply Output Tri-state" |          | _    | _    | 2.0  | μs   |
| SOFF             | "CS-High" Time between transactions |          | 2.0  | _    | _    | μs   |
| K                | "Clock-Cycle" Time                  |          | 2.0  | _    | _    | μs   |
| XT               | "Inter-Byte" Time                   |          | 4.0  | _    | _    | μs   |
| 4                | "Serial Clock-High" Period          |          | 500  | _    | _    | ns   |
| _                | "Serial Clock-Low" Period           |          | 500  | _    | _    | ns   |
| os               | "Command Data Set-Up" Time          |          | 250  | _    | _    | ns   |
| DH               | "Command Data Hold" Time            |          | 0    | _    | _    | ns   |
| DS               | "Reply Data Set-Up" Time            |          | 250  | _    | _    | ns   |
| RDH              | "Repy Data Hold" Time               |          | 50.0 | _    | _    | ns   |

# **Address Line Decoding**

MA0 to MA21 are the outputs of the internal 22-bit DRAM address counter, which are time multiplexed as 'Row' and 'Column' addresses onto the DRAM address lines A0 to A10 etc., as shown below.

| Memory Size (MS)   | ) Bit = ' | <b>'1"</b> – | 4Mbit I | DRAM   |            |      |      |      |         |         |        |  |
|--------------------|-----------|--------------|---------|--------|------------|------|------|------|---------|---------|--------|--|
| Pin                | Α0        | A1           | A2      | А3     | A4         | A5   | A6   | A7   | A8      | A9      | A10/R2 |  |
| <b>Row Address</b> | MA0       | MA2          | MA4     | MA6    | MA8        | MA10 | MA12 | MA14 | MA16    | MA18    | MA20   |  |
| Column Address     | MA1       | MA3          | MA5     | MA7    | MA9        | MA11 | MA13 | MA15 | MA17    | MA19    | MA21   |  |
| Memory Size (MS    | ) Bit = ' | <b>'0"</b> – | 1Mbit I | DRAM(s | s)         |      |      |      |         |         |        |  |
| Pin                | A0        | A1           | A2      | А3     | A4         | A5   | A6   | A7   | A8      | A9      |        |  |
| <b>Row Address</b> | MA0       | MA2          | MA4     | MA6    | MA8        | MA10 | MA12 | MA14 | MA16    | MA18    |        |  |
| Column Address     | MA1       | MA3          | MA5     | MA7    | MA9        | MA11 | MA13 | MA15 | MA17    | MA19    |        |  |
| MA                 | 20        | MA           | 21      | RA     | <b>S</b> 1 | A10  | /R2  | D    | RAM Se  | elected |        |  |
| 0                  |           | Х            |         | acti   | ive        |      |      |      | "first" |         |        |  |
| 1                  |           | Х            |         |        |            | acti | ve   |      | "secon  | d"      |        |  |
|                    | x = dc    | on't care    |         |        |            |      |      |      |         |         |        |  |
| Table 4 Address Li | ne Dec    | oding        |         |        |            |      |      |      |         |         |        |  |

| Ratio    | 4.0        | lock Frequency (N<br>4.032    | 4.096                                             |                                                           |
|----------|------------|-------------------------------|---------------------------------------------------|-----------------------------------------------------------|
|          |            |                               |                                                   |                                                           |
| 64 kbps  | 62.5 kbps  | 63 kbps                       | 64 kbps                                           |                                                           |
| 128 kbps | 31.25 kbps | 31.5 kbps                     | 32 kbps                                           |                                                           |
|          | . Ir       | nternal Clock Rate            | ·                                                 |                                                           |
|          | 125 kHz    | 126 kHz                       | 128 kHz                                           |                                                           |
|          | 128 kbps   | 128 kbps 31.25 kbps <b>lı</b> | 128 kbps 31.25 kbps 31.5 kbps Internal Clock Rate | 128 kbps 31.25 kbps 31.5 kbps 32 kbps Internal Clock Rate |

# **Performance**



#### **Performance**

Figure 9 Shows a typical graph of SINAD vs Input Level produced for both 32kbps and 63kbps sample rates at an input frequency of 1.0kHz.

Figure 10 shows a typical graph of the "Power" reading for increasing input signal levels. The "Power" figure (0 to 31) is the binary figure obtained from the 5-bit representation in the Status Register - Bits 0, 1, 2, 3 and 4 while the Codec is selected to the Encode mode.

This reading is updated at the end of every Store or Wait command; Excessive input signal levels will record "11111<sub>2</sub>" (31<sub>10</sub>).



# **Specifications**

# **Absolute Maximum Ratings**

Exceeding the maximum rating can result in device damage. Operation of the device outside the operating limits is not suggested.

Supply Voltage -0.3 to 7.0 V Input Voltage at any pin

(ref  $V_{SS} = 0V$ ) -0.3 to  $(V_{DD} + 0.3V)$ 

Sink/source current (supply pins) ±30mA (other pins) ±20mA

Total device dissipation

@ T<sub>AMB</sub> 25°C 800mW Max.
Derating 10mW/°C

Operating Temperature -40°C to +85°C
Storage Temperature -55°C to +125°C

# **Operating Limits**

All devices were measured under the following conditions unless otherwise noted.

$$V_{DD} = 5.0 V$$

$$T_{AMB} = 25^{\circ}C$$

 $Xtal/Clock f_0 = 4.00MHz$ 

Audio Level 0dB ref = 308mVrms @ 1kHz

Reply Data Line loaded with  $50pF/200k\Omega$  to  $V_{ss}$ 

| Characteristics                                      | See Note | Min. | Тур. | Max. | Unit      |
|------------------------------------------------------|----------|------|------|------|-----------|
| Static Values                                        |          |      |      |      |           |
| Supply Voltage                                       |          | 4.5  | 5.0  | 5.5  | V         |
| Supply Current                                       |          |      |      |      |           |
| Enabled                                              | 1        | _    | 3.0  | _    | mA        |
| Powersaved                                           | 1        | _    | 1.0  | _    | mA        |
| Analog Input Impedance                               |          | _    | 100  | _    | $k\Omega$ |
| Analog Output Impedance (Decode)                     |          | _    | 1.0  | _    | $k\Omega$ |
| Analog Output Impedance                              |          |      |      |      |           |
| (Encode or Powersave)                                |          | -    | 500  | -    | $k\Omega$ |
| DRAM Interface                                       |          |      |      |      |           |
| Input Logic "1"                                      | 2        | 3.5  | _    | _    | V         |
| Input Logic "0"                                      | 2        | _    | _    | 1.5  | V         |
| Output Logic "1" (at $I_o = -120\mu A$ )             | 3        | 2.7  | _    | _    | V         |
| Output Logic "0" (at $I_o = 120\mu$ A)               | 3        | _    | _    | 0.4  | V         |
| Input Leakage Current (at $V_{IN} = 0$ to $V_{DD}$ ) | ) 4      | -1.0 | _    | 1.0  | μΑ        |
| Input Capacitance                                    | 2        | -    | 10.0 | _    | pF        |
| Digital Interface                                    |          |      |      |      |           |
| Input Logic "1"                                      | 5        | 3.5  | _    | _    | V         |
| Input Logic "0"                                      | 5        | _    | _    | 1.5  | V         |
| I <sub>IN</sub> (logic "1" or "0")                   | 5        | -1.0 | _    | 1.0  | μΑ        |
| Output Logic Levels                                  |          |      |      |      |           |
| Output Logic "1" (-120μA)                            | 6        | 4.6  | _    | _    | V         |
| Output Logic "0" (360μA)                             | 7        | _    | _    | 0.4  | V         |
| I <sub>Out</sub> Tri-state (logic "1" or "0")        | 6        | -4.0 | _    | 4.0  | μΑ        |
| Input Capacitance                                    | 5        | _    | _    | 7.5  | pF        |
| $IOX 	 (V_{Out} = 5V)$                               | 8        | _    | _    | 4.0  | μΑ        |

| Characteristics                     | See Note | Min.  | Тур.  | Max. | Unit      |
|-------------------------------------|----------|-------|-------|------|-----------|
|                                     |          |       |       |      |           |
| Dynamic Values                      |          |       |       |      |           |
| "Xtal" Pin Input Frequency Range    | 12       | 4.0   |       | 4.1  | MHz       |
| Store Mode                          |          |       |       |      |           |
| Analog Input Signal Levels          | 9        | -24.0 | _     | 4.0  | dB        |
| Analog Input Signal Frequency Range | 9, 10    | 300   |       | 3400 | Hz        |
| Recommended Signal Source Impedance | 9        | _     | _     | 2.0  | $k\Omega$ |
| Play Mode                           |          |       |       |      |           |
| Analog Output Signal Levels         | 13       | -7.0  | _     | -5.0 | dB        |
| Output Noise (idle)                 | 11       | _     | -55.0 | _    | dBp       |
| Overall 'Store to Play' Performance |          |       |       |      |           |
| Output Noise (Input Short Circuit)  | 11       | _     | -50.0 | _    | dBp       |
| SINAD ( $SR = 32kb/s$ )             |          |       |       |      |           |
| (Input = 1.0kHz @ -6.0dB)           | 11       | _     | 23.0  | _    | dB        |

#### **Notes**

- 1. Not including DRAM current.
- 2. D input from DRAM
- 3. Outputs to DRAM.
- 4. All digital inputs.
- 5. Serial Clock, Command Data and Chip Select inputs.
- 6. Reply Data output.
- 7. Reply Data and Interrupt (IRQ) outputs.
- 8. Leakage current into the "Off" Interrupt (IRQ) output.
- 9. For optimum performance.
- 10. Input filtering must be performed at the source.
- 11. Measured in conjunction with the FX836 R2000 system Audio Processor.
- 12. For full C-BUS compatibility.
- 13. Playback of a stored "-6.0dB 1.0kHz Test Signal."

# **Package Outline**

Figure 11 shows the MX812J Ceramic Dual In-Line, or Cerdip, Package. The MX812DW is shown in Figure 12. Pin 1 is marked with an indent spot on each chip. Pins number counterclockwise when viewed from the top side.

# **Handling Precautions**

The MX812 is a CMOS LSI circuit which includes input protection. However, precautions should be taken to prevent static discharges which may cause damage.



