

Oki, Network Solutions for a Global Society

**FEDL9228-01** Issue Date: Oct. 20, 2004

# **ML9228**

82-Bit Duplex/Triplex VFD Controller/Driver with Digital Dimming, Keyscan

#### **GENERAL DESCRIPTION**

The ML9228 is a full CMOS controller/driver for Duplex or Triplex vacuum fluorescent display tube. It conststs of 82-segment driver outputs and 3-grid pre-driver outputs, so that it can drive directly up to 246-segment VFD. ML9228 features a digital dimming function, a  $5 \times 6$  keyscan circuit.

#### **FEATURES**

• Driver Supply voltage ( $V_{DISP}$ ) : 8.0V to 18.5V

• Logic Supply voltage ( $V_{DD}$ ) :  $3.3V\pm10\%$ ,  $5.0V\pm10\%$ 

• Duplex/Triplex selectable

• Applicable VFD tube : 2 Grids × 82 Anodes VFD tube

: 3 Grids × 82 Anodes VFD tube

• 82-segment driver outputs :  $I_{OH} = -6 \text{ mA}$  at  $V_{OH} = V_{DISP} - 0.8 \text{ V}$  (SEG1 to 82)

• 3-grid pre-driver outputs :  $I_{OL} = 10 \text{ mA}$  at  $V_{OL} = 2 \text{ V}$ 

• Built-in digital dimming circuit (10-bit resolution)

• Built-in 5 × 6 keyscan circuit

• Built-in oscillation circuit (external R and C)

• Built-in Power-On-Reset circuit

• Package:

128-pin plastic QFP (QFP128-P-1420-0.50-K) (ML9228 GA)

## **BLOCK DIAGRAM**



#### PIN CONFIGURATION (TOP VIEW)



**NC: No Connection** 

# PIN DESCRIPTIONS

| Pin                                               | Symbol     | Туре | Description                                                                                                                                                                                                                                                                                           |
|---------------------------------------------------|------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 12,42                                             | $V_{DISP}$ | _    | High Level Power supply pins Pin12 and pin42 should be connected externally.                                                                                                                                                                                                                          |
| 14                                                | $V_{DD}$   | _    | Low Level Power supply pin                                                                                                                                                                                                                                                                            |
| 13,41                                             | D-GND      | _    | D-GND is ground pins for the VFD driver circuit. L-GND is ground pin for                                                                                                                                                                                                                              |
| 37                                                | L-GND      |      | the logic circuit. Pin13,Pin37 and Pin41 should be connected externally.                                                                                                                                                                                                                              |
| 3 to 11,<br>46 to 62,<br>67 to 100,<br>105 to 126 | SEG1 to 82 | 0    | Segment (anode) signal output pins for a VFD tube These pins can be directly connected to the VFD tube. External circuit is not required.<br>$I_{OH} \leq -6 \text{ mA}, \ I_{OL} \leq 500 \ \mu\text{A}$                                                                                             |
| 43,44,45                                          | GRID1 to 3 | 0    | Inverted Grid signal output pins For pre-driver, the external circuit is required.                                                                                                                                                                                                                    |
| 10, 11, 10                                        | GIIDI      |      | $I_{OH} \le -6$ mA, $I_{OL} \le 10$ mA                                                                                                                                                                                                                                                                |
| 30                                                | CS         | I    | Chip Select input pin Data input/output operation is valid when this pin is set at a High level.                                                                                                                                                                                                      |
| 31                                                | CLOCK      | I    | Serial clock input pin Data is input and/or output through the DATA I/O pin at the rising edge of the serial clock.                                                                                                                                                                                   |
| 32                                                | DATA I/O   | I/O  | Serial data input/output pin Data is input to/comes out from the shift register at the rising edge of the serial clock.                                                                                                                                                                               |
| 15                                                | INT        | 0    | Interrupt signal output to microcontroller. When any key of key matrix is pressed or released, key scanning is started. After the completion of the one cycle, this pin goes to high level and keeps the high level until keyscan stop mode is selected.                                              |
| 27                                                | DUP/TRI    | I    | Duplex/Triplex operation select input pin.  DUP/TRI = L(L-GND) : Triplex  DUP/TRI = H(VDD) : Duplex                                                                                                                                                                                                   |
| 21 to 26                                          | COL1 to 6  | I    | Return inputs from the key matrix These pins are active low. When key matrix are in the inactive sate, these pins are at high level through the internal pull-up resistors. All the inputs do not have the chattering absorption function for the keyscans.                                           |
| 16 to 20                                          | ROW1 to 5  | 0    | Key switch scanning outputs  Normally low level is output through these pin. When any switch of key matrix is depressed or released, key scanning is started and is continued until keyscan stop mode is selected. When keyscan stop mode is selected, all outputs of ROW1 to 5 go back to low level. |
| 28                                                | BLANK      | I    | Display off control input.<br>$\overline{BLANK} = L(L-GND)$ : Display off(SEG1-82 = L)<br>$\overline{BLANK} = H(VDD)$ : Display on                                                                                                                                                                    |

| Pin                                                                | Symbol | Туре | Description                                                                                                                                                                                                                                                                                                     |  |  |  |
|--------------------------------------------------------------------|--------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 29                                                                 | RESET  | I    | The contents of the shift registers and latches are set to "0".  The digital dimming duty cycle is set to "0".  All segment outputs are set to Low level.  Grid1 output is set to Low level. Grid2,3 outputs are set to High level.  All the ROW outputs are set to Low level.  INT output is set to Low level. |  |  |  |
| 33                                                                 | OSC0   | I/O  | RC oscillator connecting pins Oscillation frequency changes with display pipes to be used.  Please refer to the right figure.                                                                                                                                                                                   |  |  |  |
| 1,2,35,36,<br>37,38,<br>40,63,64,<br>66,65,<br>101,102,<br>127,128 | NC     | _    | Open pin                                                                                                                                                                                                                                                                                                        |  |  |  |

# ABSOLUTE MAXIMUM RATINGS

| Parameter           | Symbol                      | Condition           | Rating        | Unit |
|---------------------|-----------------------------|---------------------|---------------|------|
| Supply Voltage      | V <sub>DISP</sub>           | _                   | -0.3 to +20   |      |
| Supply Voltage      | $V_{DD}$                    | _                   | -0.3 to +6.5  | V    |
| Input Voltage       | V <sub>IN</sub>             | _                   | -0.3 to +6.0  |      |
| Power Dissipation   | P <sub>D</sub>              | Ta = 85 °C          | 590           | mW   |
| Storage Temperature | perature T <sub>STG</sub> — |                     | -55 to +150   | °C   |
|                     | I <sub>O1</sub>             | SEG1 to 82          | -10.0 to +2.0 |      |
| Output Current      | I <sub>O3</sub>             | GRID1 to 3          | -7.0 to +20.0 | mA   |
|                     | I <sub>O4</sub>             | ROW1 to 5, DATA I/O | -2.0 to +2.0  |      |

# RECOMMENDED OPERATING CONDITIONS

| Parameter             | Symbol           | Condi                                                                                  | tion            | Min. | Тур. | Max. | Unit |
|-----------------------|------------------|----------------------------------------------------------------------------------------|-----------------|------|------|------|------|
| Driver Supply Voltage | $V_{DISP}$       |                                                                                        | •               | 8.0  | 13.0 | 18.5 |      |
| Logic Supply Voltage  | V                | Unit Supply Volta                                                                      | age 5.0 V (Typ) | 4.5  | 5.0  | 5.5  | V    |
|                       | $V_{DD}$         | Unit Supply Volta                                                                      | age 3.3 V (Typ) | 3.0  | 3.3  | 3.6  |      |
| Oscillation Frequency |                  | $VDD = 5.0$ $R_2 = 10 \text{ k}\Omega \pm 5\%,$                                        |                 | 2.6  | 3.3  | 4.0  | MHz  |
|                       | f <sub>osc</sub> | VDD = 3.3 V (Typ)<br>$R_2 = 8.2 \text{ k}\Omega \pm 5\%, C_2 = 27 \text{ pF} \pm 5\%$  |                 | 2.6  | 3.3  | 4.0  | MHz  |
|                       | fFR              | VDD=5.0 V (Typ)<br>$R_2 = 10 \text{ k}\Omega \pm 5\%$<br>$C_2 = 27 \text{ pF} \pm 5\%$ | 1/3 Duty        | 211  | 269  | 325  | 1.1- |
| From a Francisco      |                  |                                                                                        | 1/2 Duty        | 317  | 403  | 488  | Hz   |
| Frame Frequency       |                  | VDD=3.3 V (Typ)                                                                        | 1/3 Duty        | 211  | 269  | 325  | 1.1= |
|                       |                  | $R_2 = 8.2 \text{ k}\Omega \pm 5\%$<br>$C_2 = 27 \text{ pF} \pm 5\%$                   | 1/2 Duty        | 317  | 403  | 488  | Hz   |
| Operating Temperature | T <sub>OP</sub>  | _                                                                                      |                 | -40  | _    | +85  | °C   |

# **ELECTRICAL CHARACTERISTICS**

#### **DC** Characteristics

 $(Ta = -40 \text{ to } +85^{\circ}\text{C}, V_{DD} = 5.0 \text{ V} \pm 10\%, V_{DISP} = 8.0 \text{ to } 18.5 \text{ V})$ 

| Parameter                 | Symbol            | Applied pin | Co                                  | ondition                      | Min.                   | Max.                | Unit |
|---------------------------|-------------------|-------------|-------------------------------------|-------------------------------|------------------------|---------------------|------|
| High Level Input Voltage  | V <sub>IH</sub>   | *1)         |                                     | _                             | 0.7 V <sub>DD</sub>    | _                   | V    |
| Low Level Input Voltage   | V <sub>IL</sub>   | *1)         |                                     | _                             |                        | 0.3 V <sub>DD</sub> | V    |
| High Level Input Current  | I <sub>IH1</sub>  | *2)         | VIII                                | $_{H} = V_{DD}$               | -5.0                   | +5.0                |      |
|                           | I <sub>IH2</sub>  | *3)         | VIII                                | $_{H} = V_{DD}$               | <b>-</b> 50            | -5.0                | μΑ   |
| Low Level Input Current   | I <sub>IL1</sub>  | *2)         | V <sub>IL</sub>                     | = 0.0 V                       | -5.0                   | +5.0                | μΑ   |
|                           | I <sub>IL2</sub>  | *3)         | $V_{IL}$                            | = 0.0 V                       | -120                   | -10                 | μΛ   |
| High Level Output Voltage | V <sub>OH1</sub>  | SEG1 to 82  |                                     | $I_{OH1} = -6 \text{ mA}$     | V <sub>DISP</sub> -0.8 | _                   |      |
|                           | $V_{\text{OH2}}$  | GRID1 to 3  | V <sub>DISP</sub> =                 | $I_{OH3} = -6 \text{ mA}$     | V <sub>DISP</sub> -0.8 |                     | V    |
|                           | V <sub>OH3</sub>  | *4)         | 9.5V                                | $I_{OH4} = -120 \mu A$        | V <sub>DD</sub> -0.8   | _                   |      |
|                           |                   |             |                                     | Output Open                   | V <sub>DD</sub> -0.2   |                     |      |
|                           | $V_{OL1}$         | SEG1 to 82  | \ /                                 | $I_{OL1} = 500 \mu A$         |                        | 2.0                 |      |
| Low Level Output Voltage  | $V_{OL2}$         | GRID1 to 3  | V <sub>DISP</sub> =<br>9.5V         | $I_{OL3} = 10 \text{ mA}$     |                        | 2.0                 |      |
|                           | $V_{OL3}$         | *5)         | 3.5 V                               | $I_{OL4} = 120 \mu A$         |                        | 0.8                 |      |
|                           |                   |             | $R_2 = 10 \text{ k}\Omega \pm 5\%,$ |                               |                        |                     |      |
|                           | I <sub>DISP</sub> | $V_{DISP}$  | $C_2 = 2$                           | 27 pF ±5%,                    | _                      | 500                 | μΑ   |
|                           |                   |             | n                                   | o load                        |                        |                     |      |
| Supply Current            | I <sub>DD</sub>   | $V_{DD}$    | $R_2 = 1$                           | $0 \text{ k}\Omega \pm 5\%$ , |                        | 5.0                 | mA   |
|                           | טטי               | סם ע        | $C_2 = 27 \text{ pF } \pm 5\%$      |                               |                        | 5.0                 | ША   |
|                           | I <sub>SLP1</sub> | $V_{DISP}$  | Slee                                | ep Mode                       | _                      | 5.0                 | μΑ   |
|                           | I <sub>SLP2</sub> | $V_{DD}$    | Slee                                | ep Mode                       | _                      | 5.0                 | μΑ   |

<sup>\*1)</sup> CS, CLOCK, DATA I/O, DUP/TRI, BLANK, RESET, COL1 to 6

<sup>\*2)</sup> CS, CLOCK, DATA I/O, DUP/TRI, BLANK, RESET

<sup>\*3)</sup> COL1 to 6
\*4) DATA I/O, INT

<sup>\*5)</sup> DATA I/O, INT, ROW1 to 5

# **DC** Characteristics

 $(Ta = -40 \text{ to } +85^{\circ}\text{C}, V_{DD} = 3.3 \text{ V} \pm 10\%, V_{DISP} = 8.0 \text{ to } 18.5 \text{ V})$ 

| Parameter                 | Symbol            | Applied pin |                                                                        | ondition                    | Min.                   | Max.                | Unit |
|---------------------------|-------------------|-------------|------------------------------------------------------------------------|-----------------------------|------------------------|---------------------|------|
| High Level Input Voltage  | V <sub>IH</sub>   | *1)         |                                                                        | _                           | 0.8 V <sub>DD</sub>    | _                   | V    |
| Low Level Input Voltage   | V <sub>IL</sub>   | *1)         |                                                                        | _                           | _                      | 0.2 V <sub>DD</sub> | V    |
| High Level Input Current  | I <sub>IH1</sub>  | *2)         | VII                                                                    | $_{H} = V_{DD}$             | -5.0                   | +5.0                |      |
| night Level input Current | I <sub>IH2</sub>  | *3)         | VII                                                                    | $H = V_{DD}$                | -40                    | -5.0                | μΑ   |
| Low Level Input Current   | I <sub>IL1</sub>  | *2)         | $V_{IL}$                                                               | = 0.0 V                     | -5.0                   | +5.0                |      |
| Low Level Input Current   | I <sub>IL2</sub>  | *3)         | $V_{IL}$                                                               | = 0.0 V                     | -100                   | -5.0                | μΑ   |
| High Level Output Voltage | V <sub>OH1</sub>  | SEG1 to 82  |                                                                        | $I_{OH1} = -6 \text{ mA}$   | V <sub>DISP</sub> -0.8 |                     | V    |
|                           | V <sub>OH3</sub>  | GRID1 to 3  | $V_{DISP} =$                                                           | $I_{OH3} = -6 \text{ mA}$   | V <sub>DISP</sub> -0.8 |                     |      |
|                           | V <sub>OH3</sub>  | *4)         | 9.5V                                                                   | $I_{OH4} = -100 \mu A$      | V <sub>DD</sub> -0.4   |                     |      |
|                           |                   |             |                                                                        | Output Open                 | V <sub>DD</sub> -0.2   | _                   |      |
|                           | V <sub>OL1</sub>  | SEG1 to 82  | \/                                                                     | $I_{OL1} = 500 \mu\text{A}$ | I                      | 2.0                 |      |
| Low Level Output Voltage  | $V_{OL2}$         | GRID1 to 3  | V <sub>DISP</sub> = 9.5V                                               | $I_{OL3} = 10 \text{ mA}$   | ı                      | 2.0                 |      |
|                           | $V_{OL3}$         | *5)         | 0.0 v                                                                  | $I_{OL4} = 100 \mu A$       |                        | 0.4                 |      |
|                           |                   |             | $R_2 = 8.2 \text{ k}\Omega \pm 5\%,$<br>$C_2 = 27 \text{ pF} \pm 5\%,$ |                             |                        |                     |      |
|                           | I <sub>DISP</sub> | $V_{DISP}$  |                                                                        |                             | _                      | 500                 | μΑ   |
|                           |                   |             | n                                                                      | o load                      |                        |                     |      |
| Supply Current            | I <sub>DD</sub>   | $V_{DD}$    | $R_2 = 8$                                                              | .2 kΩ ±5%,                  | _                      | 4.0                 | mA   |
|                           | טטי               | V DD        | $C_2 = 2$                                                              | 27 pF ±5%                   |                        | 4.0                 | ША   |
|                           | I <sub>SLP1</sub> | $V_{DISP}$  | Sle                                                                    | ep Mode                     | _                      | 5.0                 | μΑ   |
|                           | I <sub>SLP2</sub> | $V_{DD}$    | Sle                                                                    | ep Mode                     | _                      | 5.0                 | μΑ   |

<sup>\*1)</sup> CS, CLOCK, DATA I/O, DUP/TRI, BLANK, RESET, COL1 to 6

<sup>\*2)</sup> CS, CLOCK, DATA I/O, DUP/TRI, BLANK, RESET

<sup>\*3)</sup> COL1 to 6

<sup>\*4)</sup> DATA I/O, INT

<sup>\*5)</sup> DATA I/O, INT, ROW1 to 5

# **AC Characteristics**

 $(Ta = -40 \text{ to } +85^{\circ}\text{C}, V_{DD} = 5.0 \text{ V} \pm 10\%, V_{DISP} = 8.0 \text{ to } 18.5 \text{ V})$ 

| (1d = 10 to 100 0; 1DD = 0.0 1=1070; 1DDF = 0.0 to 10.0 to |                    |                                            |                               |      |      |      |
|------------------------------------------------------------|--------------------|--------------------------------------------|-------------------------------|------|------|------|
| Parameter                                                  | Symbol             | Cor                                        | ndition                       | Min. | Max. | Unit |
| Clock Frequency                                            | f <sub>C</sub>     |                                            | _                             | _    | 2.0  | MHz  |
| Clock Pulse Width                                          | t <sub>CW</sub>    |                                            | _                             | 200  | _    | ns   |
| Data Setup Time                                            | t <sub>DS</sub>    |                                            | _                             | 200  | _    | ns   |
| Data Hold Time                                             | t <sub>DH</sub>    |                                            | _                             | 200  | _    | ns   |
| CS Off Time                                                | t <sub>CSL</sub>   | $R_2 = 10 \text{ k}\Omega \pm 5\%$         | %, C <sub>2</sub> = 27 pF ±5% | 20   | _    | μs   |
| CS Setup Time                                              |                    |                                            |                               | 200  |      |      |
| (CS-Clock)                                                 | t <sub>CSS</sub>   |                                            | _                             | 200  |      | ns   |
| CS Hold Time                                               |                    |                                            |                               | 200  |      | 200  |
| (Clock-CS)                                                 | tcsh               |                                            | _                             | 200  | _    | ns   |
| DATA Output Delay Time                                     | <b>+</b>           |                                            |                               |      | 1.0  |      |
| (Clock-DATA I/O)                                           | t <sub>PD</sub>    |                                            | _                             | _    | 1.0  | μs   |
| Output Slow Pote Time                                      | t <sub>R</sub>     | C <sub>L</sub> =100 pF                     | t <sub>R</sub> = 20 to 80%    | _    | 2.0  | μs   |
| Output Slew Rate Time                                      | t <sub>F</sub>     | CL=100 pr                                  | t <sub>F</sub> = 80 to 20%    | _    | 2.0  | μs   |
| V <sub>DD</sub> Rise Time                                  | t <sub>PRZ</sub>   | Mounted in a unit                          |                               | _    | 100  | μs   |
| V <sub>DD</sub> Off Time                                   | t <sub>POF</sub>   | Mounted in a unit, V <sub>DD</sub> = 0.0 V |                               | 5.0  | _    | ms   |
| CS Wait Time                                               | t <sub>RSOFF</sub> |                                            | _                             | 400  | _    | μs   |

(Ta = -40 to +85°C,  $V_{DD}$  = 3.3 V±10%,  $V_{DISP}$  = 8.0 to 18.5 V)

| Parameter                 | Symbol             | Co                                             | ndition                       | Min. | Max. | Unit |
|---------------------------|--------------------|------------------------------------------------|-------------------------------|------|------|------|
| Clock Frequency           | f <sub>C</sub>     |                                                | _                             | _    | 1.0  | MHz  |
| Clock Pulse Width         | t <sub>CW</sub>    |                                                | _                             | 400  | _    | ns   |
| Data Setup Time           | t <sub>DS</sub>    |                                                | _                             | 400  | _    | ns   |
| Data Hold Time            | t <sub>DH</sub>    |                                                | _                             | 400  | _    | ns   |
| CS Off Time               | t <sub>CSL</sub>   | $R_2 = 8.2 \text{ k}\Omega \pm 5^\circ$        | %, C <sub>2</sub> = 27 pF ±5% | 20   | _    | μs   |
| CS Setup Time             | 4                  |                                                |                               | 400  |      | 200  |
| (CS-Clock)                | t <sub>CSS</sub>   |                                                | 400                           | _    | ns   |      |
| CS Hold Time              | <b>+</b>           |                                                |                               | 400  |      | ns   |
| (Clock-CS)                | t <sub>CSH</sub>   |                                                | _                             | 400  |      | 115  |
| DATA Output Delay Time    | t                  |                                                |                               |      | 1.0  | 110  |
| (Clock-DATA I/O)          | t <sub>PD</sub>    |                                                | _                             |      | 1.0  | μs   |
| Output Slew Rate Time     | t <sub>R</sub>     | C: -100 pE                                     | $t_R = 20 \text{ to } 80\%$   | _    | 2.0  | μs   |
| Output Siew Nate Time     | t <sub>F</sub>     | $C_L=100 \text{ pF}$ $t_F=80 \text{ to } 20\%$ |                               | _    | 2.0  | μs   |
| V <sub>DD</sub> Rise Time | t <sub>PRZ</sub>   | Mounted in a unit                              |                               | _    | 100  | μs   |
| V <sub>DD</sub> Off Time  | t <sub>POF</sub>   | Mounted in a unit, V <sub>DD</sub> = 0.0 V     |                               | 5.0  | _    | ms   |
| CS Wait Time              | t <sub>RSOFF</sub> |                                                | _                             | 400  | _    | μs   |

# TIMING DIAGRAMS

|                 | $V_{DD} = 3.3 \text{ V} \pm 10\%$ | $V_{DD} = 5.0 \text{ V} \pm 10\%$ |
|-----------------|-----------------------------------|-----------------------------------|
| V <sub>IH</sub> | 0.8 V <sub>DD</sub>               | $0.7 V_{DD}$                      |
| V <sub>IL</sub> | 0.2 V <sub>DD</sub>               | 0.3 V <sub>DD</sub>               |

# **Data Input Timing**



# **Data Output Timing**



# **Power-On Reset Timing**



# **Driver Output Timing**



# **Keyscan Characteristics**

 $(Ta = -40 \text{ to } +85^{\circ}\text{C}, V_{DD} = 5.0 \text{ V} \pm 10\%, V_{DISP} = 8.0 \text{ to } 18.5 \text{ V})$ 

| Parameter           | Condition                                                       | Min. | Тур. | Max. | Unit |
|---------------------|-----------------------------------------------------------------|------|------|------|------|
| Keyscan Cycle Time  | $R_2 = 10 \text{ k}\Omega \pm 5\%, C_2 = 27 \text{ pF} \pm 5\%$ | 160  | 194  | 246  | μs   |
| Keyscan Pulse Width | $R_2 = 10 \text{ k}\Omega \pm 5\%, C_2 = 27 \text{ pF} \pm 5\%$ | 32   | 39   | 49   | μs   |

 $(Ta = -40 \text{ to } +85^{\circ}\text{C}, \ V_{DD} = 3.3 \ \text{V} \pm 10\%, \ V_{DISP} = 8.0 \ \text{to } 18.5 \ \text{V})$ 

| Parameter           | Condition                                                        | Min. | Тур. | Max. | Unit |
|---------------------|------------------------------------------------------------------|------|------|------|------|
| Keyscan Cycle Time  | $R_2 = 8.2 \text{ k}\Omega \pm 5\%, C_2 = 27 \text{ pF} \pm 5\%$ | 160  | 194  | 246  | μs   |
| Keyscan Pulse Width | $R_2 = 8.2 \text{ k}\Omega \pm 5\%, C_2 = 27 \text{ pF} \pm 5\%$ | 32   | 39   | 49   | μs   |

# **Keyscan Timing**



# **Output Timing (Duplex Operation)** \*1 bit time = $4/f_{OSC}$

Solid line: When dimming data is made into 1016/1024 Dotted line: When dimming data is made into 64/1024



## Output Timing (Triplex Operation) \*1 bit time = $4/f_{OSC}$ Solid line: When dimming data is made into 1016/1024

Dotted line: When dimming data is made into 64/1024



12/25

#### **FUNCTIONAL DESCRIPTION**

#### **Power-on Reset**

When power is turned on, ML9228 is initialized by the internal power-on reset circuit.

The status of the internal circuit after initialization is as follows:

- The contents of the shift registers and latches are set to "0".
- The digital dimming duty cycle is set to "0".
- All segment outputs are set to Low level.
- Grid1 output is set to Low level. Grid2,3 outputs are set to High level.
- All the ROW outputs are set to Low level.
- INT output is set to Low level.

#### Reset

When power is turned on, ML9228 is initialized by the internal power-on reset circuit.

The status of the internal circuit after initialization is as follows:

- The contents of the shift registers and latches are set to "0".
- The digital dimming duty cycle is set to "0".
- All segment outputs are set to Low level.
- Grid1 output is set to Low level. Grid2,3 outputs are set to High level.
- All the ROW outputs are set to Low level.
- INT output is set to Low level.
- A command is received by the signal of Low(L-GND) level.

#### Blank

All segment outputs are set as a Low level.

• A command is received by the signal of Low(L-GND) level.

#### **Data Input and Output**

Data input and output through the DATA-I/O pin is valid only when the CS pin is set at a High level.

The input data to DATA I/O pin is shifted into the shift register at the rising edge of the serial clock. The data is automatically loaded to the latches when the CS pin is set at a Low level.

10-bit dimming data (D1 to D10) and 82-bit segment data (S1 to S82) are used for inputting of dimming data and display data. To transfer these two data, the mode data (M0 to M2) must be sent after each of these data succeddingly.

The output data from the DATA I/O pin is output from the shift register at the rising edge of the serial clock.

ML9228 outputs 30-bit key data (S11 to S56). To receive these data, the mode data (M0 to M2) must be sent first and then CS must be set once to Low level and set again to High level.

Then inputting serial clocks, these data are output from the DATA I/O pin.

When the CS pin is set at a Low level, the DATA I/O pin returns to an input pin.

To stop the keyscan, the only mode data (M0 to M2) must be sent. After the mode data transfer, the key scanning is stopped immediately.



## **Mode Data**

ML9228 has the seven function modes. The function mode is selected by the mode data (M0 to M2). The relation between function mode and mode data (M0 to M2) is as follows:

| FUNCTION MODE | OPERATING MODE                 | FUNCTION DATA |    |    |  |  |
|---------------|--------------------------------|---------------|----|----|--|--|
| FUNCTION MODE | OFERATING MODE                 | MO            | M1 | M2 |  |  |
| 0             | Segment Data for GRID1-3 Input | 0             | 0  | 0  |  |  |
| 1             | Segment Data for GRID1 Input   | 1             | 0  | 0  |  |  |
| 2             | Segment Data for GRID2 Input   | 0             | 1  | 0  |  |  |
| 3             | Segment Data for GRID3 Input   | 1             | 1  | 0  |  |  |
| 4             | Digital Dimming Data Input     | 0             | 0  | 1  |  |  |
| 5             | Keyscan Stop                   | 1             | 0  | 1  |  |  |
| 6             | Switch Data Output             | 0             | 1  | 1  |  |  |
| 7             | Sleep                          | 1             | 1  | 1  |  |  |

# **Segment Data Input [Function Mode: 0 to 3]**

- ML9228 receives the segment data when function mode 0 to 3 are selected.
- The same segment data is transferred to the 3 segment data latch correspond to GRID1 to 3 at the same time when the function mode 0 is selected.
- The segment data is transferred to only one segment data latch that is selected by mode data, when the function mode is 1, 2 or 3 is selected.
- Segment output (SEG1 to 82) becomes High level when the segment data (S1 to S82) is High level.

# [Data Format]

Input Data : 85 bits Segment Data : 82 bits Mode Data : 3 bits

| Bit        | 1  | 2                      | 3  | 4  |  | 79  | 80  | 81  | 82  | 83 | 84                 | 85 |
|------------|----|------------------------|----|----|--|-----|-----|-----|-----|----|--------------------|----|
| Input Data | S1 | S2                     | S3 | S4 |  | S79 | S80 | S81 | S82 | M0 | M1                 | M2 |
|            | •  | Segment Data (82 bits) |    |    |  |     |     |     |     | _  | ode Da<br>(3 bits) |    |

[Bit correspondence between segment output and segment data]

| SEG n        | 1   | 2   | 3   | 4   | 5   | 6   | 7   | 8   | 9   | 10  | 11  | 12  | 13  | 14  | 15  | 16  |
|--------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| Segment data | S1  | S2  | S3  | S4  | S5  | S6  | S7  | S8  | S9  | S10 | S11 | S12 | S13 | S14 | S15 | S16 |
| SEG n        | 17  | 18  | 19  | 20  | 21  | 22  | 23  | 24  | 25  | 26  | 27  | 28  | 29  | 30  | 31  | 32  |
| Segment data | S17 | S18 | S19 | S20 | S21 | S22 | S23 | S24 | S25 | S26 | S27 | S28 | S29 | S30 | S31 | S32 |
| SEG n        | 33  | 34  | 35  | 36  | 37  | 38  | 39  | 40  | 41  | 42  | 43  | 44  | 45  | 46  | 47  | 48  |
| Segment data | S33 | S34 | S35 | S36 | S37 | S38 | S39 | S40 | S41 | S42 | S43 | S44 | S45 | S46 | S47 | S48 |
| SEG n        | 49  | 50  | 51  | 52  | 53  | 54  | 55  | 56  | 57  | 58  | 59  | 60  | 61  | 62  | 63  | 64  |
| Segment data | S49 | S50 | S51 | S52 | S53 | S54 | S55 | S56 | S57 | S58 | S59 | S60 | S61 | S62 | S63 | S64 |
| SEG n        | 65  | 66  | 67  | 68  | 69  | 70  | 71  | 72  | 73  | 74  | 75  | 76  | 77  | 78  | 79  | 80  |
| Segment data | S65 | S66 | S67 | S68 | S69 | S70 | S71 | S72 | S73 | S74 | S75 | S76 | S77 | S78 | S79 | S80 |
| SEG n        | 81  | 82  |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| Segment data | S81 | S82 |     |     |     |     |     |     |     |     |     |     |     |     |     |     |

## **Digital Dimming Data Input [Function Mode: 4]**

- ML9228 receives the digital dimming data when function mode 4 is selected.
- The output duty changes in the range of 0/1024 (0%) to 1016/1024 (99.2%) for each grid.
- The 10-bit digital dimming data is input from LSB.

#### [Data Format]

Input Data : 13 bits
Digital Dimming Data : 10 bits
Mode Data : 3 bits

| Bit        | 1                                                                 | 2       | 3  | 4  | 5  | 6  | 7  | 8  | 9  | 10      | 11  | 12       | 13  |
|------------|-------------------------------------------------------------------|---------|----|----|----|----|----|----|----|---------|-----|----------|-----|
| Input Data | D1                                                                | D2      | D3 | D4 | D5 | D6 | D7 | D8 | D9 | D10     | MO  | M1       | M2  |
|            | LSB                                                               | LSB MSB |    |    |    |    |    |    |    | MSB     | М   | ode Da   | ıta |
|            | ■ Digital Dimming Data (10 bits) ■ Digital Dimming Data (10 bits) |         |    |    |    |    |    |    |    | <b></b> | ← ( | (3 bits) | -   |

| (LSB | )  |    | D  | immin | g Data |    | (1 | MSB) | Duty Cycle |            |  |
|------|----|----|----|-------|--------|----|----|------|------------|------------|--|
| D1   | D2 | D3 | D4 | D5    | D6     | D7 | D8 | D9   | D10        | Duty Cycle |  |
| 0    | 0  | 0  | 0  | 0     | 0      | 0  | 0  | 0    | 0          | 0/1024     |  |
| 1    | 0  | 0  | 0  | 0     | 0      | 0  | 0  | 0    | 0          | 1/1024     |  |
|      |    |    |    |       |        |    |    |      |            |            |  |
| 1    | 1  | 1  | 0  | 1     | 1      | 1  | 1  | 1    | 1          | 1015/1024  |  |
| 0    | 0  | 0  | 1  | 1     | 1      | 1  | 1  | 1    | 1          | 1016/1024  |  |
| 1    | 0  | 0  | 1  | 1     | 1      | 1  | 1  | 1    | 1          | 1016/1024  |  |
|      |    |    |    | !     |        |    |    |      |            |            |  |
| 1    | 1  | 1  | 1  | 1     | 1      | 1  | 1  | 1    | 1          | 1016/1024  |  |

## **Keyscan Stop [Function Mode: 5]**

- ML9228 stops a key scanning when function mode 5 are selected.
- To select this mode, the only mode data (M0 to M2) is needed.
- The actual time lag range between receipt of the keyscan stop command and the ceasing of scanning is  $2.4\,\mu s$  to  $3.6\,\mu s$

# [Input Data Format]

Input Data : 3 bits Mode Data : 3 bits



#### **Switch Data Output [Function Mode: 6]**

- ML9228 output the switch data when function mode 6 is selected.
- To select this mode, the only mode data (M0 to M2) is needed.
- When ML9228 recieves this mode, the DATA I/O pin is changed to an output pin.
- 30-bit switch data come out from the DATA I/O pin synchronizing with the rise edge of the clock.
- When the CS pin is set at the low level, the DATA I/O pin returns to an input pin.
- Contact Count bits are Q1 (LSB) to Q3 (MSB)

#### [Input Data Format]

Input Data : 3 bits Mode Data : 3 bits

| Bit        | 83            | 84 | 85 |  |  |  |
|------------|---------------|----|----|--|--|--|
| Input Data | MO            | M1 | M2 |  |  |  |
|            | ■ Mode Data ■ |    |    |  |  |  |
|            | (3 bits)      |    |    |  |  |  |

#### [Output Data Format]

Output Data : 30 bits  $5 \times 6$  push switch Data : 30 bits

| Bit         | 1   | 2   | 3   | 4   | 5   | 6   | 7   | 8   | 9   | 10  | 11  | 12  |
|-------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| Output Data | S11 | S12 | S13 | S14 | S15 | S16 | S21 | S22 | S23 | S24 | S25 | S26 |
| Bit         | 13  | 14  | 15  | 16  | 17  | 18  | 19  | 20  | 21  | 22  | 23  | 24  |
| Output Data | S31 | S32 | S33 | S34 | S35 | S36 | S41 | S42 | S43 | S44 | S45 | S46 |
| Bit         | 25  | 26  | 27  | 28  | 29  | 30  |     |     |     |     |     |     |
| Output Data | S51 | S52 | S53 | S54 | S55 | S56 |     |     |     |     |     |     |

Sij: 
$$i = ROW1$$
 to 5,  $j = \overline{COL}1$  to 6

Sij = 1: Switch ON Sij = 0: Switch OFF

## [5 × 6Push Switch]



# P-in/S-out shift resistor

When the switch data output mode is selected and CS goes L, all the key data send to the shift resistor, and the up/down counter is reset and the INT signal goes "L".



When CS goes L, the up/down counter is reset and the INT goes "L".

#### Keyscan

Keyscanning is started only when depression or release of any key is detected in order to minimize noise caused by scanning signal. Then, keyscanning is continued until the keyscan stop mode is sent from a microcomputer. The INT pin goes to the high level at the completion of 1-cycle scanning after the keyscan start, so the (high level) signal sent from the INT pin can be used as an interrupt signal.

## [Keyscan Timing]



Note: Keyscanning cannot be stopped by selecting the keyscan stop mode only once if:

- keyscanning is started after depression or release of any key is detected, and then
- a key is depressed or released again before the keyscan stop mode is selected.

To stop keyscanning, it is required to select the keyscan stop mode once again.



## **Sleep [Function Mode: 7]**

• ML9228 oscillation stops and segment display turns off when function mode 7 is selected.

• key matrix is pushed, this mode will be canceled and it will usually become display mode.

## [Input Data Format]

Input Data : 3 bits Mode Data : 3 bits

| Bit        | 83             | 84 | 85 |  |  |  |
|------------|----------------|----|----|--|--|--|
| Input Data | MO             | M1 | M2 |  |  |  |
|            | ← Mode Data  ► |    |    |  |  |  |
|            | (3 bits)       |    |    |  |  |  |

#### Wake up

- Wake up by key press from  $\overline{COL}6$ . Then, key scan is performed.
- Wake up by CS assert(rising edge). Then, key scan does not carry out.
- Oscillation restarts to accept normal operation.
- Previous output for display data till updated by Each Mode.



If either of these keys is pushed, an oscillation will be started and it will usually return to operation.

# APPLICATION CIRCUITS

Circuit for the triplex VFD tube with 246 segments (3 Grid × 82 Anode)



# **POWER SEQUENCE**

• If the power sequence (please see below) recommended by Oki is not followed, it is possible to damage internal logic transistors.

- Currently there is no definition for the time period between the point that  $V_{DD} = 3.3 \text{V}$   $V_{DISP} = 3.3 \text{V}$ .
- Oki recommends the following sequence.



#### PACKAGE DIMENSIONS

(Unit: mm)



Notes for Mounting the Surface Mount Type Package

The surface mount type packages are very susceptible to heat in reflow mounting and humidity absorbed in storage. Therefore, before you perform reflow mounting, contact Oki's responsible sales person for the product name, package name, pin number, package code and desired mounting conditions (reflow method, temperature and times).

# **REVISION HISTORY**

| I | Document<br>No. |               | Pa                  | ge                 |                 |
|---|-----------------|---------------|---------------------|--------------------|-----------------|
|   |                 | Date          | Previous<br>Edition | Current<br>Edition | Description     |
|   | FEDL9228-01     | Oct. 20, 2004 | _                   |                    | Final edition 1 |

#### **NOTICE**

1. The information contained herein can change without notice owing to product and/or technical improvements. Before using the product, please make sure that the information being referred to is up-to-date.

- 2. The outline of action and examples for application circuits described herein have been chosen as an explanation for the standard action and performance of the product. When planning to use the product, please ensure that the external conditions are reflected in the actual circuit, assembly, and program designs.
- 3. When designing your product, please use our product below the specified maximum ratings and within the specified operating ranges including, but not limited to, operating voltage, power dissipation, and operating temperature.
- 4. Oki assumes no responsibility or liability whatsoever for any failure or unusual or unexpected operation resulting from misuse, neglect, improper installation, repair, alteration or accident, improper handling, or unusual physical or electrical stress including, but not limited to, exposure to parameters beyond the specified maximum ratings or operation outside the specified operating range.
- 5. Neither indemnity against nor license of a third party's industrial and intellectual property right, etc. is granted by us in connection with the use of the product and/or the information and drawings contained herein. No responsibility is assumed by us for any infringement of a third party's right which may result from the use thereof.
- 6. The products listed in this document are intended for use in general electronics equipment for commercial applications (e.g., office automation, communication equipment, measurement equipment, consumer electronics, etc.). These products are not authorized for use in any system or application that requires special or enhanced quality and reliability characteristics nor in any system or application where the failure of such system or application may result in the loss or damage of property, or death or injury to humans. Such applications include, but are not limited to, traffic and automotive equipment, safety devices, aerospace equipment, nuclear power control, medical equipment, and life-support systems.
- 7. Certain products in this document may need government approval before they can be exported to particular countries. The purchaser assumes the responsibility of determining the legality of export of these products and will take appropriate and necessary steps at their own expense for these.
- 8. No part of the contents contained herein may be reprinted or reproduced without our prior permission.

Copyright 2004 Oki Electric Industry Co., Ltd.