**Features** 



# **Burst-Mode Laser Driver**

### **General Description**

The MAX3643 burst-mode laser driver provides bias and modulation current drive for PON burst-mode ONT applications. It is specifically designed for use with a low-cost external controller for the APC (and if desired, AMC) loop. A high-speed differential burst-enable input enables the driver to switch the laser from a dark (output off) condition to full on-condition in less than 2ns. When BEN is inactive, typical modulation and bias currents are 5µA each.

Laser modulation current can be set from 10mA to 85mA and bias current can be set from 1mA to 70mA using the MODSET and BIASSET inputs. A sample-and-hold circuit is provided to capture the monitor diode output during short PON bursts, if needed, and the BEN high-speed signal is mirrored on an LVCMOS output to be used by the controller operating the APC/AMC loop.

The MAX3643 burst-mode laser driver is packaged in a 4mm x 4mm, 24-pin thin QFN package. It operates from -40°C to +85°C.

### **Applications**

155/622/1244Mbps A/B/GPON ONT Modules 1.25Gbps IEEE EPON ONT Modules

### 10mA to 85mA Modulation Current

- ♦ 1mA to 70mA Bias Current
- ♦ Monitor Diode Sample and Hold
- ♦ 45ps Output Transition Time
- ♦ 2ns Turn-On/-Off Time
- **♦ Reference Voltage Generator**
- **♦ LVPECL High-Speed Inputs (Data, Burst Enable)**

### **Ordering Information**

| PART        | TEMP RANGE     | PIN-<br>PACKAGE | PKG<br>CODE |  |
|-------------|----------------|-----------------|-------------|--|
| MAX3643ETG  | -40°C to +85°C | 24 TQFN-EP*     | T2444-3     |  |
| MAX3643ETG+ | -40°C to +85°C | 24 TQFN-EP*     | T2444-3     |  |

<sup>\*</sup>EP = Exposed paddle.

Pin Configuration appears at end of data sheet.

## **Typical Application Circuit**



Maxim Integrated Products 1

<sup>+</sup>Denotes lead-free package.

#### **ABSOLUTE MAXIMUM RATINGS**

| Supply Voltage VCC                     | 0.5V to +4.0V                  |
|----------------------------------------|--------------------------------|
| Current into BIAS-, BIAS+, OUT-, OUT+  | 20mA to +150mA                 |
| Voltage at VMSET, VBSET, IN+, IN-, BEN | +, BEN-, <del>EN</del> , MDIN, |
| MDOUT, BENOUT, BIASMON                 | $0.5V$ to $(V_{CC} + 0.5V)$    |
| Voltage at MODSET, BIASSET, VREF, IMA  | AX0.5V to +3.0V                |
| Voltage at OUT-, OUT+, BIAS-, BIAS+    | $.+0.3V$ to $(V_{CC} + 0.5V)$  |

| Continuous Power Dissipation (T <sub>A</sub> = +85° | C)             |
|-----------------------------------------------------|----------------|
| 24-Pin TQFN, Multilayer Board                       |                |
| (derate 27.8mW/°C above +85°C)                      | 1807mW         |
| Operating Temperature Range                         | 40°C to +85°C  |
| Storage Temperature Range                           | 55°C to +150°C |
| Lead Temperature (soldering, 10s)                   | +300°C         |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **OPERATING CONDITIONS**

| PARAMETER               | SYMBOL | CONDITIONS | MIN   | TYP | MAX  | UNITS |
|-------------------------|--------|------------|-------|-----|------|-------|
| Supply Turn-On Time     |        | 10% to 90% | 0.001 |     | 1000 | ms    |
| Ambient Temperature     |        |            | -40   |     | +85  | °C    |
| Data Rate               |        |            |       |     | 1250 | Mbps  |
| Voltage at VMSET, VBSET |        |            | 0     |     | 1.4  | V     |
| Voltage at BIASMON      |        |            | 0     |     | 1.4  | V     |
| Voltage at MDIN         |        |            | 0     |     | 2.56 | V     |

#### **ELECTRICAL CHARACTERISTICS**

 $(V_{CC} = +3.0 \text{V to } +3.6 \text{V}, T_A = -40 ^{\circ}\text{C} \text{ to } +85 ^{\circ}\text{C}. \text{ Typical values are at } V_{CC} = +3.3 \text{V}, T_A = +25 ^{\circ}\text{C}, I_{BIAS} = 20 \text{mA}, I_{MOD} = 30 \text{mA}, unless otherwise noted.})$  (Note 1)

| PARAMETER                           | SYMBOL          | CONDITIONS                                                                                       | MIN                    | TYP                       | MAX                                      | UNITS             |
|-------------------------------------|-----------------|--------------------------------------------------------------------------------------------------|------------------------|---------------------------|------------------------------------------|-------------------|
| Supply Current                      | Icc             | Excluding laser bias and mode currents, max at I <sub>MOD</sub> = 85mA, I <sub>BIAS</sub> = 70mA |                        | 32                        | 51                                       | mA                |
| I/O SPECIFICATIONS                  |                 |                                                                                                  |                        |                           |                                          |                   |
| LVPECL Differential Input Voltage   | VIN             | $V_{IN} = (V_{IN+}) - (V_{IN-})$                                                                 | 200                    |                           | 1600                                     | mV <sub>P-P</sub> |
| LVPECL Common-Mode Input<br>Voltage | V <sub>CM</sub> |                                                                                                  | V <sub>CC</sub> - 1.49 | V <sub>CC</sub> -<br>1.32 | V <sub>CC</sub> -<br>V <sub>IN</sub> / 4 | V                 |
| LVCMOS Output High Voltage          |                 | I <sub>OH</sub> = -100μA                                                                         | V <sub>CC</sub> - 0.2  |                           |                                          | V                 |
| LVCMOS Output Low Voltage           |                 | I <sub>OL</sub> = 100μA                                                                          |                        |                           | 0.2                                      | V                 |
| BENOUT Propagation Delay            | T <sub>d</sub>  | C <sub>L</sub> = 20pF, from BEN zero crossing to 67% CMOS level                                  |                        | 30                        |                                          | ns                |
| LVCMOS Input Pullup Resistance      |                 |                                                                                                  | 75                     |                           |                                          | kΩ                |
| LVCMOS Input Current                |                 | V <sub>IN</sub> = 0V or V <sub>IN</sub> = V <sub>CC</sub>                                        |                        |                           | 50                                       | μΑ                |
| LVCMOS Input High Voltage           |                 |                                                                                                  | 2.0                    |                           | Vcc                                      | V                 |
| LVCMOS Input Low Voltage            |                 |                                                                                                  | 0.2                    |                           | 0.8                                      | V                 |
| BIAS GENERATOR SPECIFICATI          | ONS             |                                                                                                  |                        |                           |                                          |                   |
| Bias Current Range                  | IBIAS           | V <sub>BIAS+</sub> , V <sub>BIAS-</sub> ≥ 0.6V                                                   | 1                      |                           | 70                                       | mA                |
| Bias Current, Burst Off             | IBIAS, OFF      | $BEN = low or \overline{EN} = high$                                                              |                        | 5                         | 50                                       | μΑ                |
|                                     |                 | 1mA ≤ I <sub>BIAS</sub> < 2mA, VBSET = VREF                                                      |                        | 88                        |                                          |                   |
| BIASSET Current Gain                | GBIAS           | 2mA ≤ I <sub>BIAS</sub> < 10mA, VBSET = VREF                                                     | 70                     | 88                        | 110                                      | mA/mA             |
|                                     |                 | 10mA ≤ I <sub>BIAS</sub> < 70mA, VBSET = VREF                                                    | 82.5                   | 88                        | 94.5                                     |                   |

## **ELECTRICAL CHARACTERISTICS (continued)**

 $(V_{CC} = +3.0 \text{V to } +3.6 \text{V}, T_A = -40 ^{\circ}\text{C} \text{ to } +85 ^{\circ}\text{C}. \text{ Typical values are at } V_{CC} = +3.3 \text{V}, T_A = +25 ^{\circ}\text{C}, I_{BIAS} = 20 \text{mA}, I_{MOD} = 30 \text{mA}, unless otherwise noted.)}$  (Note 1)

| PARAMETER                        | SYMBOL            | CONDITIONS                                                          | MIN   | TYP | MAX   | UNITS |  |
|----------------------------------|-------------------|---------------------------------------------------------------------|-------|-----|-------|-------|--|
| BIASSET Current Gain Stability   |                   | 5mA ≤ I <sub>BIAS</sub> ≤ 70mA (Note 13)                            | -4.4  |     | +4.4  | %     |  |
| BIASSET Current Gain Linearity   |                   | 5mA ≤ I <sub>BIAS</sub> ≤ 70mA (Note 14)                            | -3.75 |     | +3.75 | %     |  |
| Bias Current Overshoot           |                   | V <sub>CC</sub> turn-on/-off < 1s                                   |       |     | 10    | %     |  |
| Bias Current Monitor Gain        | G <sub>BSM</sub>  | 2mA ≤ I <sub>BIAS</sub> ≤ 70mA, VBSET = VREF                        | 11    | 14  | 17    | mA/A  |  |
| Bias Current Monitor Gain        |                   | 1mA ≤ I <sub>BIAS</sub> < 5mA                                       |       | ±4  |       | %     |  |
| Stability                        |                   | 5mA ≤ I <sub>BIAS</sub> ≤ 70mA                                      | -5    |     | +5    | /0    |  |
| BIASSET Resistor                 | R <sub>BIAS</sub> |                                                                     | 40    | 50  | 60    | Ω     |  |
| MODULATOR SPECIFICATIONS         |                   |                                                                     |       |     |       |       |  |
| Modulation Current Range         | I <sub>MOD</sub>  |                                                                     | 10    |     | 85    | mA    |  |
| Modulation Current Off           | IMOD, OFF         | BEN = low or $\overline{\text{EN}}$ = high or $V_{\text{IN}}$ = low |       | 5   | 120   | μΑ    |  |
| Instantanceus Voltage et OLIT.   |                   | 10mA ≤ I <sub>MOD</sub> < 60mA                                      | 0.6   |     |       | V     |  |
| Instantaneous Voltage at OUT+    |                   | 60mA ≤ I <sub>MOD</sub> ≤ 85mA                                      | 0.75  |     |       | V     |  |
| MODSET Current Gain              | G <sub>MOD</sub>  | 10mA < I <sub>MOD</sub> < 85mA, VMSET = VREF                        | 82.5  | 88  | 94.5  | mA/mA |  |
| MODSET Current Gain Stability    |                   | (Note 13)                                                           | -4.4  |     | +4.4  | %     |  |
| MODSET Current Gain Linearity    |                   | (Note 14)                                                           | -2.2  |     | +2.2  | %     |  |
|                                  |                   | IBIASSET = 0.15mA, IMODSET = 0.7mA                                  |       | 0.5 |       |       |  |
| MODSET, BIASSET Gain             |                   | IMODSET = IBIASSET = 0.15mA                                         |       |     | 1.7   | %     |  |
| Matching (Note 15)               |                   | I <sub>MODSET</sub> = I <sub>BIASSET</sub> = 0.4mA                  |       |     | 1     |       |  |
|                                  |                   | IMODSET = IBIASSET = 0.55mA                                         |       |     | 1     |       |  |
| Modulation Current Rise Time     | t <sub>R</sub>    | 20% to 80%                                                          |       | 45  | 85    | ps    |  |
| Modulation Current Fall Time     | tF                | 20% to 80%                                                          |       | 45  | 85    | ps    |  |
| Deterministic Jitter             |                   | (Note 3)                                                            |       | 17  | 45    | psp-p |  |
| Random Jitter                    |                   | (Note 4)                                                            |       | 0.8 | 1.4   | psrms |  |
| MODSET Resistor                  | RMOD              |                                                                     | 40    | 50  | 60    | Ω     |  |
| MODSET, BIASSET OPERATION        | IAL AMPLIFIE      | ER SPECIFICATIONS                                                   | •     |     |       |       |  |
| MODSET, BIASSET Voltage<br>Range |                   |                                                                     | 0.005 |     | 1.4   | V     |  |
| Voltage Error                    |                   | (Note 5)                                                            |       |     | ±5    | mV    |  |
| Input Leakage                    |                   | VMSET and VBSET pins                                                |       | 0.1 | 1.5   | μΑ    |  |
| TURN-OFF/-ON SPECIFICATION       | S                 | •                                                                   | •     |     |       | •     |  |
| Burst-Enable Time                |                   | (Notes 2, 6, 7)                                                     |       |     | 2.3   | ns    |  |
| Burst-Disable Time               |                   | (Notes 2, 6, 8)                                                     |       |     | 2.0   | ns    |  |
|                                  | _i                | i                                                                   | i     |     |       | i     |  |

### **ELECTRICAL CHARACTERISTICS (continued)**

 $(V_{CC} = +3.0 \text{V to } +3.6 \text{V}, T_A = -40 ^{\circ}\text{C} \text{ to } +85 ^{\circ}\text{C}. \text{ Typical values are at } V_{CC} = +3.3 \text{V}, T_A = +25 ^{\circ}\text{C}, I_{BIAS} = 20 \text{mA}, I_{MOD} = 30 \text{mA}, unless otherwise noted.) (Note 1)$ 

| PARAMETER                                | SYMBOL                       | CONDITIONS                                                          | MIN   | TYP   | MAX   | UNITS |
|------------------------------------------|------------------------------|---------------------------------------------------------------------|-------|-------|-------|-------|
| SAMPLE/HOLD SPECIFICATIONS               | <u> </u>                     |                                                                     | •     |       |       |       |
| MDIN Voltage Range                       |                              |                                                                     |       |       | 2.56  | V     |
| MDOUT Settling                           |                              | Relative to final value at 3µs, C <sub>L</sub> < 20pF               |       |       | ±1    | mV    |
| Sample/Hold Droop                        |                              | After 100µs (Note 9)                                                |       |       | ±2.56 | mV    |
| Sampling Error                           |                              | Final value measured after 10µs (MDOUT - MDIN), burst width > 576ns |       |       | ±14   | mV    |
| BANDGAP VOLTAGE REFERENCE                | CE SPECIFICA                 | ATIONS                                                              |       |       |       |       |
| VREF Output                              |                              | $R_L > 10k\Omega$ , $C_L < 50pF$                                    | 1.175 | 1.235 | 1.295 | V     |
| MODULATION/BIAS CURRENT D                | ISABLE                       |                                                                     |       |       |       |       |
| Enable Time                              |                              | 5mA < I <sub>BIAS</sub> , 10mA < I <sub>MOD</sub> (Note 10)         |       |       | 5.5   | μs    |
| Disable Time                             |                              | (Notes 2, 11)                                                       |       |       | 375   | ns    |
| R <sub>IMAX</sub> Range                  |                              |                                                                     | 3     |       | 15    | kΩ    |
| 0 11: 1: /7 1 1 11 1                     |                              | $R_{IMAX} = 3k\Omega$                                               | 155   |       |       |       |
| Current Limit (Tested with IBIAS = IMOD) | IBIAS+IMOD                   | $R_{IMAX} = 5k\Omega$                                               | 100   |       | 150   | mA    |
| IMOD)                                    |                              | $R_{IMAX} = 10k\Omega$                                              | 50    |       | 75    |       |
| OPTICAL EVALUATION                       |                              |                                                                     |       |       |       |       |
| Eye Margin                               | Margin 1.25Gbps (Note 12) 33 |                                                                     |       |       |       | %     |

- **Note 1:** DC parameters are production tested at T<sub>A</sub> = +25°C, guaranteed by design and characterization at T<sub>A</sub> = -40°C. AC parameters are guaranteed by design and characterization.
- **Note 2:** For  $10\text{mA} \le I_{MOD} \le 85\text{mA}$  and  $4\text{mA} \le I_{BIAS} \le 70\text{mA}$ .
- **Note 3:** Deterministic jitter measured with a continuous pattern of 2<sup>7</sup>-1 PRBS, 80 ones, 2<sup>7</sup>-1 PRBS, 80 zeros at 1.25Gbps, and both LVPECL inputs terminated by the network shown in Figure 3.
- Note 4: Random jitter, rise time, fall time measured with 0000011111 pattern at 1.25Gbps.
- **Note 5:** Voltage difference between VMSET and MODSET or VBSET and BIASSET excluding IR drops. The maximum operating voltage at VMSET or VBSET must be less than 1.4V for proper operation.
- Note 6: Turn-on/-off time is when the BEN+/BEN- LVPECL inputs are used to control modulation and bias currents.
- **Note 7:** Burst-enable delay is measured between the time at which the rising edge of the differential burst-enable input reaches the midpoint, and the time at which the combined output currents (bias plus modulation) reach 90% of their final level.
- **Note 8:** Burst-disable delay is measured between the time at which the falling edge of the differential burst-enable input reaches the midpoint, and the time at which the combined output currents (bias plus modulation) fall below 10% of the bias-on current.
- **Note 9:** Droop measured with sample/hold output load of  $10M\Omega$ .
- **Note 10:** Enable delay is measured between the time at which the falling edge of the EN input reaches ≤ 0.8V, and the time at which the combined output currents (bias plus modulation) reach 90% of their final level.
- Note 11: Disable delay is measured between the time at which the rising edge of the EN input reaches ≥ 2V, and the time at which the combined output currents (bias plus modulation) fall below 10% of the bias-on current.
- Note 12: Excelight SXT5731-Q laser.
- Note 13: Current gain stability = [(Gain nominal Gain) / nominal Gain], nominal Gain at V<sub>CC</sub> = 3.3V, T<sub>A</sub> = +25°C.
- **Note 14:** Gain linearity =  $(\underbrace{\text{Gainmax} \text{Gainmin}}_{\text{Gainavg}/2})$ , Gainavg =  $\underbrace{\text{Gainmax} \text{Gainmin}}_{2}$

Note 15: Gain matching = Gainmod / Gainbias - Gainmodnom / Gainbiasnom nominal at V<sub>CC</sub> = 3.3V, T<sub>A</sub> = +25°C.

Gainmodnom / Gainbiasnom

\_\_\_\_\_\_\_NIXI/N

### Typical Operating Characteristics

(Typical values are at  $V_{CC} = +3.3V$ ,  $T_A = +25^{\circ}C$ , data pattern =  $2^{7}$ -1 PRBS + 80 ones +  $2^{7}$ -1 PRBS + 80 zeros, unless otherwise

#### **OPTICAL EYE DIAGRAM** (1.25Gbps, 933MHz FILTER, PATTERN 2<sup>13</sup>-1 + 80 CID)



**SUPPLY CURRENT vs. TEMPERATURE** (IBIAS = 20mA, IMOD = 30mA)



**DETERMINISTIC JITTER** vs. MODULATION AMPLITUDE



AVERAGE OPTICAL POWER = 3dBm EXTINCTION RATIO = 15dB GbE MASK MARGIN = 33%





IMOD VS. IMODSET









### \_Typical Operating Characteristics (continued)

(Typical values are at  $V_{CC} = +3.3V$ ,  $T_A = +25^{\circ}C$ , data pattern =  $2^{7}$ -1 PRBS + 80 ones +  $2^{7}$ -1 PRBS + 80 zeros, unless otherwise noted.)













# Pin Description

| PIN    | NAME             | FUNCTION                                                                                                                                         |
|--------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| 1      | V <sub>CCA</sub> | Analog Supply Voltage                                                                                                                            |
| 2      | IN+              | Noninverted Data Input, LVPECL Compatible                                                                                                        |
| 3      | IN-              | Inverted Data Input, LVPECL Compatible                                                                                                           |
| 4      | Vccs             | Signal Supply Voltage                                                                                                                            |
| 5      | BEN+             | Noninverted Burst-Enable Input, LVPECL Compatible                                                                                                |
| 6      | BEN-             | Inverted Burst-Enable Input, LVPECL Compatible                                                                                                   |
| 7      | BENOUT           | Burst-Enable Output, LVCMOS. Signal replicates BEN input.                                                                                        |
| 8      | ĒN               | Enable Input LVCMOS. Active low enables BIAS± and MOD± outputs.                                                                                  |
| 9      | BCMON            | Bias Current Monitor. Current out of this pin develops a ground-referenced voltage across an external resistor proportional to the bias current. |
| 10     | IMAX             | Current-Limit Reference. Connect a resistor from IMAX to GND to set maximum IBIAS plus I <sub>MOD</sub> .                                        |
| 11     | MDOUT            | Monitor Diode Out. Analog Output for sample/hold.                                                                                                |
| 12     | MDIN             | Monitor Diode In. Analog Input for sample/hold.                                                                                                  |
| 13     | BIAS-            | Connect BIAS- to V <sub>CC</sub> Through a 15Ω Resistor (or 5Ω Resistor and Switching Diode)                                                     |
| 14     | BIAS+            | Laser Bias Current Output. Modulation current flows into this pin when BEN input is high.                                                        |
| 15, 18 | Vcco             | Output Supply Voltage                                                                                                                            |
| 16     | OUT+             | Laser Modulation Current Output. Modulation current flows into this pin when both BEN and IN inputs are high.                                    |
| 17     | OUT-             | Connect OUT- to V <sub>CC</sub> Through a 15Ω Resistor (or 5Ω Resistor and Switching Diode)                                                      |
| 19     | GND              | Supply Ground. This pin must be connected to ground.                                                                                             |
| 20     | MODSET           | Modulation Current Set. Current from this pin to ground sets the laser modulation current.                                                       |
| 21     | VMSET            | MODSET Reference. A ground-referenced voltage at this point establishes the MODSET reference.                                                    |
| 22     | VREF             | Reference Voltage Output. May be used for VMSET, VBSET.                                                                                          |
| 23     | VBSET            | BIASSET Reference. A ground-referenced voltage at this point establishes the BIASSET reference.                                                  |
| 24     | BIASSET          | Bias Current Set. Current from this pin to ground sets the laser bias current.                                                                   |
| EP     | EP               | Exposed Paddle (Ground). The exposed pad must be soldered to the circuit board ground for proper thermal and electrical operation.               |



Figure 1. Functional Diagram

### **Detailed Description**

The MAX3643 laser driver includes a bias current generator, bias current monitor, modulation current generator, laser drive outputs, and monitor diode sample and hold. LVPECL-compatible inputs are provided for both high-speed data and burst enable. The high-speed burst-enable input signal is replicated on an LVCMOS output for use by the controller.

#### Laser Diode Modulation and Bias Current Generators

Laser diode modulation current amplitude is controlled by the current out of the MODSET pin, and bias current by the current out of the BIASSET pin, according to:

> IMOD = IMODSET x 88 IBIAS = IBIASSET x 88

A voltage source and two op amps are provided to enable IMODSET and IBIASSET to be set using either a resistor to ground or a current digital-to-analog converter (DAC). The high-impedance op amp reference input can be externally controlled, so that the modulation and bias currents can also be set using voltage DACs.

#### Laser Diode Modulation and Bias Current Limiter

Typical laser diodes have an absolute maximum rating of 150mA. To reduce the possibility of laser damage, the modulation current and bias current are shut off if the sum I<sub>MOD</sub> + I<sub>BIAS</sub> attempts to exceed the limit set by R<sub>IMAX</sub>; see the *Typical Operating Characteristics*.

#### **Bias Current Monitor**

The laser diode bias current can be monitored by measuring the voltage across an external load resistor connected from BCMON to ground. For example, a  $1k\Omega$  resistor from BCMON to ground gives the following relationship:

 $V_{BCMON} = I_{BIAS} \times G_{BSM} \times 1k\Omega$ 

The voltage at BCMON must be below 1.4V for proper operation.

#### **Output Drivers**

The modulation current ranges from 10mA to 85mA, as set by the current through MODSET. The laser modula-

tion current output OUT+ is optimized to drive a  $15\Omega$  load, and must be DC-coupled. A damping resistor, RD, provides impedance matching to the laser diode. The combined value of the series damping resistor and the laser diode equivalent series resistance should be close to  $15\Omega$ . An RC shunt network, RCOMP/CCOMP, should also be provided to reduce optical output aberrations and duty-cycle distortion. The values of RCOMP and CCOMP can be adjusted to match the laser and PC board layout characteristics for optimal optical eye performance. The OUT- pin is normally connected through a  $15\Omega$  resistor to VCC or through a switching diode and series resistor to VCC. With some laser diodes, the use of a switching diode at OUT can improve the optical output eye by better matching the laser characteristics.

The bias current ranges from 1mA to 70mA, as set by the current through BIASSET. Current in the BIAS output also switches at high speed when bursting; therefore, the BIAS+ pin should be connected directly through a resistor, equal to RD as determined above, to the laser cathode. The BIAS- pin must also be connected through a 15 $\Omega$  resistor or through a switching diode and series resistor to VCC.

When the BEN input is high, the laser driver sinks bias and modulation current according to the settings at MODSET and BIASSET. When the BEN input is low, the BIAS+ and OUT+ currents both shut off within 2ns. Note that when BEN is low, the bias current is shunted through the BIAS- output and the modulation current through the OUT- output.

#### **Monitor Diode Sample and Hold**

Laser monitor diode current is only generated when there is an optical output (BEN is active). When BEN is inactive, the monitor current is zero, reflecting the fact that the laser is off. A sample-and-hold circuit, triggered by the state of the BEN input, is provided in the MAX3643. During the burst-enable active period, the voltage present at MDIN is stored on an internal sample-and-hold capacitor; and during the burst-enable inactive period, that voltage is output on MDOUT; see the timing diagram in Figure 2.

While the internal sample-and-hold is sampling (BEN active), MDOUT voltage takes a 1.2V reference level.



Figure 2. Sample-and-Hold Timing Diagram

#### **Enable Input**

An LVCMOS input,  $\overline{\text{EN}}$ , is provided to disable both bias and modulation currents under external control. The maximum time to disable laser current with the  $\overline{\text{EN}}$  control is 375ns.

#### **Setting the Current Limit**

A current limiter is provided to protect the laser diode by shutting down both bias and modulation currents when total current exceeds a value set by the resistor connected from IMAX to ground. Do not use less than  $3k\Omega$  IMAX. See the IBIAS + IMOD Current Threshold vs.  $R_{IMAX}$  graph in the <code>Typical Operating Characteristics</code>.

# Programming the MODSET and BIASSET Inputs

To program the laser modulation current using a current DAC, connect VMSET to VREF, attach the DAC to the MODSET pin and set the current according to:

To program the laser modulation current using a resistor or digital potentiometer, connect VMSET to VREF, attach a resistor from the MODSET pin to ground, and set the current according to:

$$I_{MOD} = \frac{1.2V}{R_{MODSET} + R_{MOD}} \times 88$$

To program the laser modulation current using a PWM voltage DAC (requiring a high-impedance load), attach a DAC output to the VMSET pin, connect a resistor from the MODSET pin to ground as shown in the *Typical Applications Circuit*, and set the current according to:

$$I_{MOD} = \frac{V_{DAC}}{R_{MODSET} + R_{MOD}} \times 88$$

**MIXIM** 

This approach can also be used for a conventional voltage DAC output, if desired. In all cases, the voltage at MODSET must be kept  $\leq$  1.4V, which limits the range of acceptable values for RMODSET depending on the maximum modulation current.

Laser diode bias current is set in the same manner as modulation current.

#### LVPECL Data/Burst-Enable Inputs

The MAX3643 data and BEN inputs are biased with an on-chip, high-impedance network. When DC-coupled, the MAX3643 operates properly with signals that meet the EC table input-swing and common-mode requirements, including LVPECL and most CML.

See Figure 3 for a termination network that can be used to connect the data and BEN inputs to LVPECL data outputs. Other termination networks may also be used, as long as both the input swing and common limits are met.

#### Sample-and-Hold Operation

When the MAX3643 internal sample-and-hold is not required, the MDIN pin should be connected to ground and the MDOUT pin unconnected. If the internal sample-and-hold is required, then it is necessary to ensure that the time constant resulting from the monitor diode load resistance and the total load capacitance is compatible with the desired minimum burst interval. It is also necessary to make certain that the load at MDOUT does not exceed the capability of the MDOUT pin.

Because the voltage at MDIN is not reflected to MDOUT until after the end of the laser burst, systems using the internal sample-and-hold alone cannot support continuous mode operation, often a required feature for module calibration. In this case, the voltage at MDIN can also be connected directly to a mux input as shown in the Typical Applications Circuit. As long as the total capacitance (including monitor diode intrinsic capacitance, MDIN capacitance, mux off-capacitance, and wiring parasitics) is less than 50pF, and the monitor diode load resistor is less than  $2k\Omega$ , then the sample-and-hold captures a 576ns minimum burst. The MAX3643 typical MDIN capacitance is 5pF, typical monitor diode maximum capacitance is 25pF, and the typical capacitance of a mux input in the off-state is 3pF to 5pF. When the



Figure 3. LVPECL High-Speed Inputs



Figure 4. Single-Ended Biasing for Burst Enable

mux is in the on-state, the capacitance at the input is typically 10pF to 20pF.

If the minimum burst duration is longer than 576ns, it may be useful to connect an external capacitor in parallel with the monitor diode load to limit the effects of the data pattern on the monitor diode output.

### Applications Information

#### **Running Burst-Enable Single-Ended**

See Figure 5 for setting up the single-ended LVTTL or LVCMOS biasing for burst enable.

#### **Layout Considerations**

To minimize inductance, keep the connections between the MAX3643 output pins and laser diode as close as possible. Optimize the laser diode performance by placing a bypass capacitor as close as possible to the laser anode. Take extra care to minimize stray parasitic capacitance on the BIAS and MD pins. Use good high-frequency layout techniques and multilayer boards with uninterrupted ground planes to minimize EMI and crosstalk.

#### Laser Safety and IEC 825

Using the MAX3643 laser driver alone does not ensure that a transmitter design is compliant with IEC 825. The entire transmitter circuit and component selections must be considered. Each user must determine the level of fault tolerance required by the application, recognizing that Maxim products are neither designed nor authorized for use as components in systems intended for surgical implant into the body, for applications intended to support or sustain life, or for any other application in which the failure of a Maxim product could create a situation where personal injury or death can occur.

#### **Exposed-Paddle Package**

The exposed paddle on the 24-pin TQFN provides a very low thermal resistance path for heat removal from the IC. The pad is also electrical ground on the MAX3643 and must be soldered to the circuit board ground for proper thermal and electrical performance. Refer to Maxim Application Note *HFAN-08.1: Thermal Considerations for QFN and Other Exposed-Paddle Packages* for additional information.



Figure 5. Single-Ended LVCMOS or LVTTL Biasing for Burst Enable

#### **Interface Model**



Figure 6. Simplified Input Circuit Schematic

**Chip Information** 

## **Pin Configuration**

TRANSISTOR COUNT: 2771 PROCESS: SiGe BiPOLAR



### **Package Information**

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information go to <a href="https://www.maxim-ic.com/packages">www.maxim-ic.com/packages</a>.)



### Package Information (continued)

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information go to www.maxim-ic.com/packages.)

|       | COMMON DIMENSIONS |         |      |         |        |      |           |          |           |             |          |           |      |          |      |  |
|-------|-------------------|---------|------|---------|--------|------|-----------|----------|-----------|-------------|----------|-----------|------|----------|------|--|
| PKG   | 5 12L 4×4         |         |      | 16L 4x4 |        |      | 20        | 20L 4×4  |           |             | 24L 4×4  |           |      | 28L 4×4  |      |  |
| REF.  | MIN.              | NDM.    | MAX. | MIN.    | NOM.   | MAX. | MIN.      | NOM.     | MAX.      | MIN.        | NOM.     | MAX.      | MIN. | NDM.     | MAX. |  |
| Α     | 0.70              | 0.75    | 0.80 | 0.70    | 0.75   | 0.80 | 0.70      | 0.75     | 0.80      | 0.70        | 0.75     | 0.80      | 0.70 | 0.75     | 0.80 |  |
| A1    | 0.0               | 0.02    | 0.05 | 0.0     | 0.02   | 0.05 | 0.0       | 0.02     | 0.05      | 0.0         | 0.02     | 0.05      | 0.0  | 0.02     | 0.05 |  |
| A2    |                   | .20 RE  | F    | 0       | .20 RE | F    | 0         | 0.20 REF |           | 0           | 0.20 REF |           |      | 0.20 REF |      |  |
| b     | 0.25              | 0.30    | 0.35 | 0.25    | 0.30   | 0.35 | 0.20      | 0.25     | 0.30      | 0.18        | 0.23     | 0.30      | 0.15 | 0.20     | 0.25 |  |
| D     | 3,90              | 4.00    | 4.10 | 3.90    | 4.00   | 4.10 | 3.90      | 4.00     | 4.10      | 3.90        | 4.00     | 4.10      | 3.90 | 4.00     | 4.10 |  |
| Ε     | 3.90              | 4.00    | 4.10 | 3.90    | 4.00   | 4.10 | 3.90      | 4.00     | 4.10      | 3.90        | 4.00     | 4.10      | 3.90 | 4.00     | 4.10 |  |
| e     |                   | 0.80 BS | C.   | 0.      | 65 BS  | C.   | 0.50 BSC. |          | 0.50 BSC. |             |          | 0.40 BSC. |      |          |      |  |
| k     | 0.25              | -       | -    | 0.25    | -      | -    | 0.25      | -        | -         | 0.25        | _        | -         | 0.25 | -        | -    |  |
| L     | 0.45              | 0.55    | 0.65 | 0.45    | 0.55   | 0.65 | 0.45      | 0.55     | 0.65      | 0.30        | 0.40     | 0.50      | 0.30 | 0.40     | 0.50 |  |
| N     |                   | 12      |      | 16      |        |      | 20        |          | 24        |             |          | 28        |      |          |      |  |
| ND    |                   | 3       |      | 4       |        |      | 5         |          | 6         |             | 7        |           |      |          |      |  |
| NE    |                   | 3       |      |         | 4      |      |           | 5        |           | 6           |          |           | 7    |          |      |  |
| Jedec |                   | VGGB    |      | VGGC    |        | 1    | WGGD-1 WG |          |           | VGGD-2 VGGE |          |           |      |          |      |  |

| E       | EXPOSED PAD VARIATIONS |      |      |      |      |      |               |  |  |
|---------|------------------------|------|------|------|------|------|---------------|--|--|
| PKG.    |                        | D2   |      |      | E2   |      | DOWN<br>BONDS |  |  |
| CODES   | MIN.                   | NOM. | MAX. | MIN. | NDM. | MAX. | ALLOVED       |  |  |
| T1244-3 | 1.95                   | 2.10 | 2.25 | 1.95 | 2.10 | 2.25 | YES           |  |  |
| T1244-4 | 1.95                   | 2.10 | 2.25 | 1.95 | 2.10 | 2.25 | ND            |  |  |
| T1644-3 | 1.95                   | 2.10 | 2.25 | 1.95 | 2.10 | 2.25 | YES           |  |  |
| T1644-4 | 1.95                   | 2.10 | 2.25 | 1.95 | 2.10 | 2.25 | ND            |  |  |
| T2044-2 | 1.95                   | 2.10 | 2.25 | 1.95 | 2.10 | 2.25 | YES           |  |  |
| T2044-3 | 1.95                   | 2.10 | 2.25 | 1.95 | 2.10 | 2.25 | ND            |  |  |
| T2444-2 | 1.95                   | 2.10 | 2.25 | 1.95 | 2.10 | 2.25 | YES           |  |  |
| T2444-3 | 2.45                   | 2.60 | 2.63 | 2.45 | 2.60 | 2.63 | YES           |  |  |
| T2444-4 | 2.45                   | 2.60 | 2.63 | 2.45 | 2.60 | 2.63 | ND            |  |  |
| T2844-1 | 2.50                   | 2.60 | 2.70 | 2.50 | 2.60 | 2.70 | ND            |  |  |

#### NOTES:

- 1. DIMENSIONING & TOLERANCING CONFORM TO ASME Y14.5M-1994.
- 2. ALL DIMENSIONS ARE IN MILLIMETERS, ANGLES ARE IN DEGREES.
- 3. N IS THE TOTAL NUMBER OF TERMINALS.
- THE TERMINAL #1 IDENTIFIER AND TERMINAL NUMBERING CONVENTION SHALL CONFORM TO

  JESD 95-1 SPP-012. DETAILS OF TERMINAL #1 IDENTIFIER ARE OPTIONAL, BUT MUST BE LOCATED WITHIN

  THE ZONE INDICATED. THE TERMINAL #1 IDENTIFIER MAY BE EITHER A MOLD OR MARKED FEATURE.
- DIMENSION 6 APPLIES TO METALLIZED TERMINAL AND IS MEASURED BETWEEN 0.25 mm AND 0.30 mm FROM TERMINAL TIP.
- 6 ND AND NE REFER TO THE NUMBER OF TERMINALS ON EACH D AND E SIDE RESPECTIVELY.
- DEPOPULATION IS POSSIBLE IN A SYMMETRICAL FASHION.
- COPLANARITY APPLIES TO THE EXPOSED HEAT SINK SLUG AS WELL AS THE TERMINALS.
- 9. DRAWING CONFORMS TO JEDEC NO220, EXCEPT FOR T2444-3, T2444-4 AND T2844-1.
- MARKING IS FOR PACKAGE ORIENTATION REFERENCE ONLY.
- 11. COPLANARITY SHALL NOT EXCEED 0.08mm
- 2. WARPAGE SHALL NOT EXCEEND 0.10mm
- LEAD CENTERLINES TO BE AT TRUE POSITION AS DEFINED BY BASIC DIMENSION "6", ±0.05.
- 14. NUMBER OF LEADS SHOWN ARE FOR REFERENCE ONLY

DALLAS / VI / JX I / V

PACKAGE OUTLINE, 12, 16, 20, 24, 28L THIN QFN, 4x4x0.8mm

DOCUMENT CONTROL NO 21-0139

EV.

-DRAWING NOT TO SCALE-

Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.