# 74C Family Characteristics

Fairchild Semiconductor Application Note 90 August 1973



SEMICONDUCTOR T

# INTRODUCTION

The purpose of this 54C/74C Family Characteristics application note is to set down, in one place, all those characteristics which are common to the devices in the MM54C/MM74C logic family. The characteristics which can be considered to apply are:

- 1. Output voltage-current characteristics
- 2. Noise characteristics
- 3. Power consumption
- 4. Propagation delay (speed)
- 5. Temperature characteristics

With a good understanding of the above characteristics the designer will have the necessary tools to optimize his system. An attempt will be made to present the information in as

simple a manner as possible to facilitate its use. This coupled with the fact that 54C/74C has the same function and pin-out as standard series 54L/74L will make the application of CMOS to digital systems very straightforward.

## OUTPUT CHARACTERISTICS

*Figure 1* and *Figure 2* show typical output drain characteristics for the basic inverter used in the 54C/74C family. For more detailed information on the operation of the basic inverter the reader is directed to Application Note AN-77, "CMOS, The Ideal Logic Family". Although more complex gates, and MSI devices, may be composed of combinations of parallel and series transistors the considerations that govern the output characteristics of the basic inverter apply to these more complex structures as well.



The 54C/74C family is designed so that the output characteristics of all devices are matched as closely as possible. To ensure uniformity all devices are tested at four output conditions (see *Figure 1* and *Figure 2*). These points are:

| $V_{\rm CC}$ = 5.0V | V <sub>IN</sub> = 5.0V       | $V_{IN} = 0V$                 |
|---------------------|------------------------------|-------------------------------|
|                     | $I_{DS} \ge 1.75 \text{ mA}$ | I <sub>DS</sub>   ≥ 1.75 mA   |
|                     | $V_{\text{DS}} \ge 5.0 V$    | $ V_{DS}  \ge 5.0V$           |
| $V_{\rm CC}$ = 10V  | V <sub>IN</sub> = 10V        | $V_{IN} = 0V$                 |
|                     | $I_{DS} \ge 8.0 \text{ mA}$  | $ I_{DS}  \ge 8.0 \text{ mA}$ |
|                     | $V_{DS} \ge 10V$             | $ V_{DS}  \ge 10V$            |

Note that each device data sheet guarantees these points in the table of electrical characteristics.

The output characteristics can be used to determine the output voltage for any load condition. *Figure 1* and *Figure 2* show load lines for resistive loads to  $V_{CC}$  for sink currents and to GND for source currents. The intersections of this load line with the drain characteristic in question gives the output voltage. For example at  $V_{CC}$  = 5.0V,  $V_{OUT}$  = 1.5V (typ) with a load of 500 $\Omega$  to ground.

These figures also show the guaranteed points for driving two 54L/74L standard loads. As can be seen there is typically ample margin at  $\rm V_{CC}$  = 5.0V.

In the case where the 54C/74C device is driving another CMOS device the load line is coincident with the  $\rm I_{DS}$  = 0 axis and the output will then typically switch to either  $\rm V_{CC}$  or ground.

## NOISE CHARACTERISTICS Definition of Terms

**Noise Immunity:** The noise immunity of a logic element is that voltage which applied to the input will cause the output to change its output state.

**Noise Margin:** The noise margin of a logic element is the difference between the guaranteed logical "1" ("0") level output voltage and the guaranteed logical "1" ("0") level input voltage.

The transfer characteristic of *Figure 3* shows typical noise immunity and guaranteed noise margin for a 54C/74C device operating at  $V_{\rm CC}$  = 10V. The typical noise immunity does not change with voltage and is 45% of  $V_{\rm CC}$ .



FIGURE 3. Typical Transfer Characteristics

All 54C/74C devices are guaranteed to have a noise margin of 1.0V or greater over all operating conditions (see *Figure 4*).



over Temperature vs V<sub>cc</sub>

Noise immunity is an important device characteristic. However, noise margin is of more use to the designer because it very simply defines the amount of noise a system can tolerate under any circumstances and still maintain the integrity of logic levels.

Any noise specification to be complete must define how measurements are to be made. *Figure 5* indicates two extreme cases; driving all inputs simultaneously and driving one input at a time. Both conditions must be included because each represents one worst case extreme.



 $^{*}V_{OUT} = V_{OUT (1) MIN, V_{OUT (0) MAX}}$ V<sub>N</sub> = Allowable Noise Voltage = 1.0V

> (B) FIGURE 5. Noise Margin Test Circuits

To guarantee a noise margin of 1.0V, all 54C/74C devices are tested under both conditions. It is important to note that

this guarantees that every node within a system can have 1.0V of noise, in logic "1" or logic "0" state, without malfunctioning. This could not be guaranteed without testing for both conditions in *Figure 5*.

#### POWER CONSUMPTION

There are four sources of power consumption in CMOS devices: (1) leakage current; (2) transient power due to load capacitance; (3) transient power due to internal capacitance and; (4) transient power due to current spiking during switching.

The first, leakage current, is the easiest to calculate and is simply the leakage current times  $V_{\rm CC}$ . The data sheet for each specific device specifies this leakage current.

The second, transient power due to load capacitance, can be derived from the fact that the energy stored on a capacitor is 1/2 CV<sup>2</sup>. Therefore every time the load capacitance is charged or discharged this amount of energy must be provided by the CMOS device. The energy per cycle is then  $2[(1/2) \text{ CV}_{\text{CC}}^2] = \text{CV}_{\text{CC}}^2$ . Energy per unit time, or power, is then  $\text{CV}_{\text{CC}}^2$  f, where C is the load capacitance and f is the frequency.

The third, transient power due to internal capacitance takes exactly the same form as the load capacitance. Every device has some internal nodal capacitance which must be charged and discharged. This then represents another power term which must be considered.

The fourth, transient power due to switching current, is caused by the fact that whenever a CMOS device goes through a transition, with  $V_{CC} \ge 2 V_T$ , there is a time when both N-channel and P-channel devices are both conducting. An expression for this current is derived in Application Note AN-77. The expression is:

$$P_{VI} = \frac{1}{2} \left( V_{CC} - 2 V_T \right) I_{CC(MAX)} \left( t_{RISE} + t_{FALL} \right) f$$

where:

 $V_{T}$  = threshold voltage

 $I_{CC(MAX)}$  = peak non-capacitive current during switching f = frequency

Note that this expression, like the capacitive power term is directly proportional to frequency. If the  $P_{VI}$  term is combined with the term arising from the internal capacitance, a capacitance  $C_{PD}$  may be defined which closely approximates the no load power consumption for a CMOS device when used in the following expression:

Power (no load) =  $C_{PD} V_{CC} 2 f$ 

The total power consumption is then simplified to:

Total Power = 
$$(C_{PD} + C_L) V_{CC} 2 f + I_{LEAK} V_{CC} (1)$$

The procedure for obtaining  $C_{\rm PD}$  is to measure the no load power at  $V_{\rm CC}$  = 10V vs frequency and calculate the value of  $C_{\rm PD}$  which corresponds to the measured power consumption. This value of  $C_{\rm PD}$  is given on each 54C/74C data sheet and with equation (1) the computation of power consumption is straightforward.

To simplify the task even further *Figure 6* gives a graph of normalized power vs frequency for different power supply

voltages. To obtain actual power consumption find the normalized power for a particular V<sub>CC</sub> and frequency, then multiply by  $C_{PD}$  + C<sub>L</sub>.



As an example let's find the total power consumption for an MM74C00 operating at f = 100 kHz, V<sub>CC</sub> = 10V and C<sub>L</sub> = 50 pF. From the curve, normalized power per gate equals 10  $\mu$ W/pF. From the data sheet C<sub>PD</sub> = 12 pF; therefore, actual power per gate is:

$$\frac{\text{power}}{\text{gate}} = \frac{10 \ \mu\text{W}}{\text{pF}} \times (12 \ \text{pF} + 50 \ \text{pF}) = \frac{0.62 \ \text{mW}}{\text{gate}}$$

 $\text{total power} = \frac{\text{no. of gates}}{\text{package}} \times \frac{\text{power}}{\text{gate}} + \text{I}_{\text{LEAKAGE}} \times \text{V}_{\text{CC}}$ 

= 4 imes 0.62 mW + 0.01  $\mu$ A imes 10V  $\cong$  2.48 mW

Up to this point the discussion of power consumption has been limited to simple gate functions. Power consumption for an MSI function is more complex but the same technique just derived applies. To demonstrate the technique let's compute the total power consumption of a MM74C161, four bit binary counter, at  $V_{\rm CC}$  = 10V, f = 1 MHz and  $C_{\rm L}$  = 50 pF on each output.

The no load power is still given by P (no load) =  $C_{PD} V_{CC} 2 f$ . This demonstrates the usefulness of the concept of the internal capacitance,  $C_{PD}$ . Even though the circuit is very complex and has many nodes charging and discharging at various rates, all of the effects can be easily lumped into one easy to use term,  $C_{\rm PD}.$ 

Calculation of transient power due to load capacitance is a little more complex since each output is switched at one half the rate of the previous output: Taking this into account the complete expression for power consumption is:



This reduces to:

 $\mathsf{P}_{\mathsf{TOTAL}} = (\mathsf{C}_{\mathsf{PD}} + \mathsf{C}_{\mathsf{L}}) \; \mathsf{V}_{\mathsf{CC}} 2 \; \mathsf{f} + \mathsf{I}_{\mathsf{L}} \; \mathsf{V}_{\mathsf{CC}}$ 

From the data sheet  $C_{\text{PD}}$  = 90 pF and I\_L = 0.05  $\mu\text{A}.$  Using Figure 6 total power is then:

$$P_{\text{TOTAL}} = (90 \text{ pF} + 50 \text{ pF}) \times \frac{100 \ \mu\text{W}}{\text{pF}} + 0.05 \times 10^{-6} \times 10\text{V} \cong 14 \text{ mW}$$

This demonstrates that with more complex devices the concept of  $C_{PD}$  greatly simplifies the calculation of total power consumption. It becomes an easy task to compute power for different voltages and frequencies by use of *Figure 6* and the equations above.

#### PROPAGATION DELAY

Propagation delay for all 54C/74C devices is guaranteed with a load of 50 pF and input rise and fall times of 20 ns. A 50 pF load was chosen, instead of 15 pF as in the 4000 series, because it is representative of loads commonly seen in CMOS systems. A good rule of thumb, in designing with CMOS, is to assume 10 pF of interwiring capacitance. Operating at the specified propagation delay would allow 5 pF

fanout for the 4000 series while 54C/74C has a fanout of 40 pF. A fanout of 5 pF (one gate input) is all but useless, and specified propagation delay would most probably not be realized in an actual system.



FIGURE 7. Typical Propagation Delay per pF of Load Capacitance vs Power Supply

Operating at loads other than 50 pF poses a problem since propagation is a function of load capacitance. To simplify the problem *Figure 7* has been generated and gives the slope of the propagation delay vs load capacitance line ( $\Delta t_{pd}/pF$ ) as a function of power supply voltage. Because the propagation delay for zero load capacitance is not zero and depends on the internal structure of each device, an offset term must be added that is unique to a particular device type. Since each data sheet gives propagation delay for 50 pF the actual delay for different loads can be computed with the aid of the following equation:

$$t_{pd} \left| \begin{array}{c} = (C-50) \, pF \times \frac{\Delta t_{pd}}{pF} + t_{pd} \\ C_L = C \end{array} \right| C_L = 50 \, pF$$

where:

C = Actual load capacitance

$$t_{pd}$$
  $C_L = 50 \text{ pF}$  = propagation delay with 50 pF load, (specified on each device data sheet)

 $\frac{\Delta t_{pd}}{pF} = Value obtained from$ *Figure 7*.

As an example let's compute the propagation delay for an MM74C00 driving 15 pF load and operating with a  $V_{\rm CC}$  = 5.0V. The equation gives:

$$t_{pd} = (15 - 50) \, pF \times 0.57 \frac{ns}{pF} + 50 \, ns$$
  
 $C_L = 15 \, pF$ 

$$= -20 \text{ ns} + 50 \text{ ns} = 30 \text{ ns}$$

The same formula and curves may be applied to more complex devices. For example the propagation delay from data to output for an MM74C157 operating at  $V_{CC}$  = 10V and  $C_{L}$ = 100 pF is:

$$t_{pd} \ \ \, = (100-50)\, 0.29 \, \text{ns} + 70 \, \text{ns}$$
  $C_L = 100 \, \text{pF}$ 

 $= 14.5 + 70 \approx 85 \text{ ns}$ 

It is significant to note that this equation and *Figure 7* apply to *all* 54C/74C devices. This is true because of the close match in drive characteristics of every device including MSI functions, i.e., the slope of the propagation delay vs load capacitance line at a given voltage is typically equal for all devices. The only exception is high fan-out buffers which have a smaller  $\Delta t_{pd}/pF$ .

Another point to consider in the design of a CMOS system is the effect of power supply voltage on propagation delay. *Figure 8* shows propagation delay as a function of V<sub>CC</sub> and propagation delay times power consumption vs V<sub>CC</sub> for an MM74C00 operating with 50 pF load at f = 100 kHz.



Propagation Delay vs V<sub>CC</sub>

Above V<sub>CC</sub> = 5.0V note the speed power product curve approaches a straight line. However the t<sub>pd</sub> curve starts to "flatten out". Going from V<sub>CC</sub> = 5.0V to V<sub>CC</sub> = 10V gives a 40% decrease in propagation delay and going from V<sub>CC</sub> = 10V to V<sub>CC</sub> = 15V only decreases propagation delay by 25%. Clearly for V<sub>CC</sub> > 10V a small increase in speed is gained by a disproportionate increase in power. Conversely, for small decreases in power below V<sub>CC</sub> = 5.0V large increases in propagation delay result.

Obviously it is optimum to use the lowest voltage consistent with system speed requirements. However, in general it can be seen from *Figure 8* that the best speed power performance will be obtained in the  $V_{CC}$  = 5.0V to  $V_{CC}$  = 10V range.

### **TEMPERATURE CHARACTERISTICS**

Figure 9 and Figure 10 give temperature variations in drain characteristics for the N-channel and P-channel devices operating at  $V_{\rm CC}$  = 5.0V and  $V_{\rm CC}$  = 10V respectively. As can be seen from these curves the output sink and source current decreases as temperature increases. The effect is almost linear and can be closely approximated by a temperature coefficient of -0.3% per degree centigrade.



(A) Typical Output Drain Characteristic (N-Channel)



(A) Typical Output Drain Characteristic (N-Channel)

figure 11. Typical Gate Transfer Characteristics

Since the  $t_{pd}$  can be entirely attributed to rise and fall time, the temperature dependence of  $t_{PD}$  is a function of the rate at which the output load capacitance can be charged and discharged. This in turn is a function of the sink/source current which was shown above to vary as –0.3% per degree centigrade. Actual measurements of  $t_{pd}$  with temperature verifies this number.







(B) Typical Output Drain Characteristic (P-Channel)

FIGURE 10.

The drain characteristics of *Figure 9* and *Figure 10* show considerable variation with temperature. Examination of the transfer characteristics of *Figure 11* indicates that they are almost independent of temperature. The transfer characteristic is not dependent on temperature because although both the N-channel and P-channel device characteristics change with temperature these changes track each other closely. The proof of this tracking is the temperature independence of the transfer characteristics. Noise margin and maximum/ minimum logic levels will then not be dependent on temperature.

As discussed previously power consumption is a function of  $C_{PD}$ ,  $C_L$ ,  $V_{CC}$ , f and  $I_{LEAKAGE}$ . All of these terms are essentially constant with temperature except  $I_{LEAKAGE}$ . However, the leakage current specified on each 54C/74C device applies across the entire temperature range and therefore represents a worst case limit.

# LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DE-VICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMI-CONDUCTOR CORPORATION. As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- 2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.
- Fairchild Semiconductor Fairchild Semiconductor Fairchild Semiconductor National Semiconductor Europe Fax: +49 (0) 1 80-530 85 86 Corporation Americas Customer Response Center Tel: 1-888-522-5372 Hong Kong Ltd. 13th Floor, Straight Block, Ocean Centre, 5 Canton Rd. Tsimshatsui, Kowloon Japan Ltd. 
   Fax: +49 (0) 1 80-530 85 86

   Email: europe.support@nsc.com

   Deutsch Tel: +49 (0) 8 141-35-0

   English

   Tel: +44 (0) 1 793-85-68-56

   Italy

   Tel: +39 (0) 2 57 5631
  Hong Kong Tel: +852 2737-7200 www.fairchildsemi.com Fax: +852 2314-0061

Tel: 81-3-5620-6175 Fax: 81-3-5620-6179

**AN-90** 

Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications