## FEATURES

High integration: 32-channel, 14-bit DAC with integrated, high voltage output amplifier

## Guaranteed monotonic

Housed in $15 \times 15 \mathrm{~mm}$ CSP-BGA package
Full-scale output voltage programmable from 50 V to 200 V via reference input
$700 \mu \mathrm{~A}$ drive capability
Integrated silicon diode for temperature monitoring
DSP-/microcontroller-compatible serial interface
Channel update rate: 1.2 MHz
Asynchronous $\overline{\text { RESET }}$ facility
Temperature range: $-10^{\circ} \mathrm{C}$ to $+\mathbf{8 5}{ }^{\circ} \mathrm{C}$

## APPLICATIONS

Optical micro-electromechanical systems (MEMS)
Optical cross-point switches
Micropositioning applications using Piezo Flextures
Level setting in automotive test and measurement

## GENERAL DESCRIPTION

The AD5535 is a 32 -channel, 14 -bit DAC with an on-chip high voltage output amplifier. This device is targeted for optical micro-electromechanical systems. The output voltage range is programmable via the REFIN pin. Output range is 0 V to 50 V with REFIN $=1 \mathrm{~V}$ and is 0 V to 200 V with REFIN $=4 \mathrm{~V}$. Each amplifier can source $700 \mu \mathrm{~A}$, which is ideal for the deflection and control of optical MEMS mirrors.

The selected DAC register is written to via the 3-wire interface. The serial interface operates at clock rates of up to 30 MHz and is compatible with DSP and microcontroller interface standards.
The device is operated with $\mathrm{AV}_{\mathrm{CC}}=4.75$ to $5.25 \mathrm{~V}, \mathrm{DV}_{\mathrm{CC}}=2.7 \mathrm{~V}$ to $5.25 \mathrm{~V}, \mathrm{~V}_{-}=-4.75 \mathrm{~V}$ to $-5.25 \mathrm{~V}, \mathrm{~V}+=+4.75 \mathrm{~V}$ to $+5.25 \mathrm{~V}, \mathrm{~V}_{\mathrm{PP}}$ $=210 \mathrm{~V}$. REF_IN is buffered internally on the AD5535 and should be driven from a stable reference source.

FUNCTIONAL BLOCK DIAGRAM


Figure 1.

## TABLE OF CONTENTS

Specifications. ..... 3
Timing Characteristics .....  5
Absolute Maximum Ratings ..... 6
ESD Caution .....  .6
Pin Configuration and Function Descriptions. ..... 7
Terminology ..... 9
Typical Performance Characteristics ..... 10
Functional Description ..... 11
Digital-to-Analog Section ..... 11
Reset Function ..... 11
Serial Interface ..... 11
Microprocessor Interfacing. ..... 11
Applications Information ..... 13
MEMS Mirror Control Application ..... 13
AD5535 Board Layout to Ensure Compliance with IPC-221Specification13
Power Supply Sequencing and Decoupling Recommendations
14
-
Guidelines for Printed Circuit Board Layout ..... 14
Outline Dimensions ..... 15
Ordering Guide ..... 15

## REVISION HISTORY

10/04—Revision PrE: Preliminary Version

## SPECIFICATIONS

$\mathrm{V}_{\mathrm{PP}}=210 \mathrm{~V}, \mathrm{~V}_{-}=-5 \mathrm{~V}, \mathrm{~V}_{+}=+5 \mathrm{~V} ; \mathrm{AV}_{\mathrm{CC}}=5.25 \mathrm{~V} ; \mathrm{DV} \mathrm{CC}=2.7 \mathrm{~V}$ to $5.25 \mathrm{~V} ; \mathrm{AGND}=\mathrm{DGND}=\mathrm{DAC} \_\mathrm{GND}=0 \mathrm{~V} ;$ REF_IN $=4.096 \mathrm{~V}$; all outputs unloaded. All specifications $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$, unless otherwise noted.
Table 1.

| Parameter ${ }^{1}$ | A Grade ${ }^{2}$ |  |  | Unit | Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Typ | Max |  |  |
| DC PERFORMANCE |  |  |  |  |  |
| Resolution |  | 14 |  | Bits |  |
| Integral Nonlinearity (INL) |  | $\pm 0.1$ |  | \% of FSR |  |
| Differential Nonlinearity (DNL) |  | $\pm 0.5$ | $\pm 1$ | LSB | Guaranteed monotonic |
| Zero Code Voltage |  |  | 2 |  |  |
| Offset Error | -45 |  | +45 | mV |  |
| Offset Drift |  | 0.09 |  | LSB/ ${ }^{\circ} \mathrm{C}$ |  |
| Voltage Gain | 47.5 | 50 | 52.5 | V/V |  |
| Gain Temperature Coefficient |  | TBD |  | ppm $/{ }^{\circ} \mathrm{C}$ |  |
| Channel-to-Channel Gain Match |  | 5 |  |  |  |
| Full-Scale Voltage Drift |  | 8 |  | ppm $/{ }^{\circ} \mathrm{C}$ |  |
| OUTPUT CHARACTERISTICS |  |  |  |  |  |
| Output Voltage Range ${ }^{3}$ | 0 |  | $V_{\text {PP }}-10$ | V |  |
| Output Impedance |  | 50 |  | $\Omega$ |  |
| Resistive Load ${ }^{4,5}$ | 1 |  |  | $\mathrm{M} \Omega$ |  |
| Capacitive Load ${ }^{4}$ |  |  | 200 | pF |  |
| Short-Circuit Current |  | 0.7 |  | mA |  |
| DC Crosstalk ${ }^{4}$ |  |  | 3 | LSB |  |
| DC Power Supply Rejection (PSRR), , Vpp |  | 70 |  | dB |  |
| AC CHARACTERISTICS |  |  |  |  |  |
| Settling Time |  |  |  |  |  |
| 1/4 to 3/4 Scale Step | 5 | 30 |  |  | No load |
|  |  | 100 |  | $\mu \mathrm{s}$ | 200 pF load |
| 1 LSB Step |  | 10 |  | $\mu \mathrm{s}$ | No load |
|  |  | 10 |  | $\mu \mathrm{s}$ | 200 pF load |
| Slew Rate |  | 10 |  | V/ $/ \mathrm{s}$ | No load |
|  |  | 3 |  | V/ $/$ s | 200 pF load |
| -3 dB Bandwidth |  |  |  | kHz |  |
| Output Noise Spectral Density |  | TBD |  | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ | Measured at 1 kHz |
| 0.1 Hz to 10 Hz Output Noise Voltage |  | TBD |  | $\mu \mathrm{V}$ p-p |  |
| Digital-to-Analog Glitch Impulse |  | TBD |  | nV-s typ | 1 LSB change around major carry |
| Digital Crosstalk |  | TBD |  | nV-s typ |  |
| Analog Crosstalk |  | 13 |  | $\mu \mathrm{V} \text {-s typ }$ |  |
| Digital Feedthrough |  | TBD |  | nV-s typ |  |
| VOLTAGE REFERENCE, REF_IN ${ }^{6}$ |  |  |  |  | $\mathrm{AV}_{\mathrm{cc}}$ must exceed REFIN by 1.25 V min |
| Input Voltage Range ${ }^{4}$ | 1 |  | 4.096 | V |  |
| Input Current |  |  | 1 | $\mu \mathrm{A}$ |  |
| TEMPERATURE MEASUREMENT DIODE ${ }^{4}$ |  |  |  |  |  |
| Peak Inverse Voltage, Piv |  |  | 5 | V | Cathode to anode |
| Forward Diode Drop, $\mathrm{V}_{\mathrm{F}}$ |  |  | 0.8 | V | $\mathrm{I}_{\mathrm{F}}=2 \mathrm{~mA}$, anode to cathode |
| Forward Diode Current, $\mathrm{I}_{F}$ |  |  | 2 | mA | Anode to cathode |
| $\mathrm{V}_{\mathrm{F}}$ Temperature Coefficient, $\mathrm{T}_{\mathrm{C}}$ |  | -1.44 |  | $\mathrm{mV} /{ }^{\circ} \mathrm{C}$ | $\mathrm{I}_{\mathrm{F}}=250 \mu \mathrm{~A}$ |


| Parameter ${ }^{1}$ | A Grade ${ }^{2}$ |  |  | Unit | Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Typ | Max |  |  |
| DIGITAL INPUTS ${ }^{4}$ | 2.0 | $\pm 5$ | $\begin{aligned} & \pm 10 \\ & 0.8 \end{aligned}$ |  | $\begin{aligned} & \mathrm{DV}_{\mathrm{cc}}=3 \mathrm{~V} \text { to } 5 \mathrm{~V} \\ & \mathrm{DV} \mathrm{cc}=3 \mathrm{~V} \text { to } 5 \mathrm{~V} \end{aligned}$ |
| Input Current |  |  |  |  |  |
| Input Low Voltage |  | 200 |  | $\mathrm{V}$ |  |
| Input High Voltage |  |  |  | V |  |
| Input Hysteresis (SCLK and $\overline{\text { SYNC only) }}$ |  |  |  | mV |  |
| Input Capacitance |  |  | 10 | pF |  |
| POWER-SUPPLY VOLTAGES |  |  |  |  |  |
| $V_{\text {PP }}$ | $(50 \times$ REF_IN) +10 | 210 | 225 | V |  |
| V- | -5.25 |  | -4.75 | V |  |
| $\mathrm{V}_{+}$ | 4.75 |  | 5.25 | V |  |
| AV ${ }_{\text {cc }}$ | 4.75 |  | 5.25 | V |  |
| DVcc | 2.7 |  | 5.25 | V |  |
| POWER-SUPPLY CURRENTS ${ }^{7}$ |  |  |  |  |  |
| IPp |  | 75 | 110 | $\mu \mathrm{A} /$ channel |  |
| $1-$ |  | 2.5 | 3.5 |  |  |
| $I_{+}$ |  | 2.5 | 3.5 | mA |  |
| Alcc |  | 16 | 20 | mA |  |
| Dlcc |  | 0.1 | 0.5 | mA |  |
| POWER DISSIPATION |  | 609 |  | mW |  |

[^0]
## TIMING CHARACTERISTICS

$\mathrm{V}_{\mathrm{PP}}=210 \mathrm{~V}, \mathrm{~V}_{-}=-5 \mathrm{~V}, \mathrm{~V}_{+}=+5 \mathrm{~V} ; A V_{\mathrm{CC}}=5.25 \mathrm{~V} ; \mathrm{DV}$ CC $=2.7 \mathrm{~V}$ to $5.25 \mathrm{~V} ; \mathrm{AGND}=\mathrm{DGND}=\mathrm{DAC}$ GND $=0 \mathrm{~V} ; \mathrm{REF}_{-} \mathrm{IN}=4.096 \mathrm{~V}$. All specifications $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$, unless otherwise noted.

Table 2.

| Parameter ${ }^{1,2,3}$ | A Grade | Unit | Conditions/Comments |
| :---: | :---: | :---: | :---: |
| fupdate | 1.2 | MHz max | Channel Update Rate |
| fckin | 30 | MHz max | SCLK Frequency |
| $\mathrm{t}_{1}$ | 13 | ns min | SCLK High Pulse Width |
| $\mathrm{t}_{2}$ | 13 | ns min | SCLK Low Pulse Width |
| $\mathrm{t}_{3}$ | 15 | $n \mathrm{nmin}$ | $\overline{\text { SYNC }}$ Falling Edge to SCLK Falling Edge Setup Time |
| $\mathrm{t}_{4}$ | 50 | ns min | $\overline{\text { SYNC Low Time }}$ |
| $\mathrm{t}_{5}$ | 10 | ns min | $\overline{\text { SYNC High Time }}$ |
| $\mathrm{t}_{6}$ | 10 | $n \mathrm{nmin}$ | DIN Setup Time |
| $\mathrm{t}_{7}$ | 5 | $n \mathrm{nmin}$ | DIN Hold Time |
| $\mathrm{t}_{8}$ | 200 | ns min | 19th SCLK Falling Edge to $\overline{\text { SYNC Falling Edge for Next Write }}$ |
| t9 | 20 | ns min | $\overline{\text { RESET Pulse Width }}$ |

${ }^{1}$ See timing diagrams in Figure 2.
${ }^{2}$ Guaranteed by design and characterization, not production tested.
${ }^{3}$ All input signals are specified with $\operatorname{tr}=\mathrm{tf}=5 \mathrm{~ns}\left(10 \%\right.$ to $90 \%$ of $\left.\mathrm{DV}_{c c}\right)$ and timed from a voltage level of $\left(\mathrm{V}_{\mathbb{L}}+\mathrm{V}_{\mathbb{H}}\right) / 2$.


Figure 2. Serial Interface Timing Diagram

## ABSOLUTE MAXIMUM RATINGS

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.

Table 3.

| Parameter | Rating |
| :---: | :---: |
| $\mathrm{V}_{\text {PP }}$ to AGND | 0.3 V to 225 V |
| V- to AGND | +0.3 V to -6 V |
| $V_{+}$to AGND | -0.3 V to +7 V |
| AVcc to AGND, DAC_GND | -0.3 V to +7 V |
| DV ${ }_{\text {cc }}$ to DGND | -0.3 V to +7 V |
| Digital Inputs to DGND | -0.3 V to $\mathrm{DV}_{\mathrm{cc}}+0.3 \mathrm{~V}$ |
| REF_IN to AGND, DAC_GND | -0.3 V to $\mathrm{AV}_{\text {cc }}+0.3 \mathrm{~V}$ |
| Vout 0-31 to AGND | V- to $\mathrm{V}_{\text {PP }}$ |
| Anode/Cathode to AGND, DAC_GND | -0.3 V to +7 V |
| AGND to DGND | -0.3 V to +0.3 V |
| Operating Temperature Range Industrial | $-10^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Junction Temperature (T, max) | $150^{\circ} \mathrm{C}$ |
| 124-Lead CSP-BGA Package, $\theta_{\mathrm{JA}}$ Thermal Impedance | $40^{\circ} \mathrm{C} / \mathrm{W}$ |
| Reflow Soldering |  |
| Peak Temperature | $220^{\circ} \mathrm{C}$ |
| Time at Peak Temperature | 10 s to 40 s |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
Transient currents up to 100 mA do not cause SCR latch-up.
This device is a voltage-integrated circuit with an ESD rating of $<2 \mathrm{kV}$ and it is ESD sensitive. Proper precautions should be taken for handling and assembly.

## ESD CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.

## Preliminary Technical Data

PIN CONFIGURATION AND FUNCTION DESCRIPTIONS


Figure 3. Pin Configuration

Table 4. 124-Lead CSP-BGA Ball Configuration

| CSP-BGA <br> Number | Ball Name |
| :---: | :---: |
| A1 | N/C |
| A2 | Vout 1 |
| A4 | Vout 7 |
| A6 | Vout 11 |
| A8 | Vout 16 |
| A10 | Vout 20 |
| A12 | Vout 25 |
| A14 | N/C |
| B1 | Vout 0 |
| B3 | Vout 4 |
| B5 | Vout 9 |
| B7 | Vout 13 |
| B9 | Vout 17 |
| B11 | Vout 21 |
| B13 | Vout 26 |
| C2 | Vout 3 |
| C12 | Vout 22 |


| CSP-BGA <br> Number | Ball Name |
| :--- | :--- |
| C14 | Vout 29 |
| D1 | Vout 2 |
| D13 | Vout 23 |
| E2 | Vout 5 $^{\text {E4 }}$ |
| Vout 8 |  |
| E6 | Vout 12 |
| E8 | Vout 15 |
| E10 | Vout 19 |
| E12 | Vout 24 |
| E14 | Vout 31 |
| F3 | Vout 6 |
| F5 | Vout 10 |
| F7 | Vout 14 |
| F9 | Vout 18 |
| F13 | Vout 30 |
| G14 | Vout 28 |
| H1 | Vpp |


| CSP-BGA |  |
| :--- | :--- |
| Number | Ball Name |
| H2 | V pp $^{\prime}$ |
| H13 | Vout 27 $_{\text {J3-J12 }}$ |
| K1 | AGND |
| K2 | V $_{+}$ |
| K3-K14 | V $_{+}$ |
| L1 | AGND |
| L2 | V $_{-}$ |
| L3-L13 | V $_{-}$ |
| L14 | AGND |
| M1 | DAC_GND |
| M2 | AGND |
| M3-12 | AGND |
| M13 | AGND |
| M14 | AVcc |
| N1 | AVcc |
| N2 | PGND |


| CSP-BGA <br> Number | Ball Name |
| :--- | :--- |
| N3 | CATHODE |
| N4 | ANODE |
| N5-N14 | AGND |
| P1 | N/C |
| P2 | REF_IN |
| P3 | DAC_GND |
| P4 | $\overline{\text { RESET }}$ |
| P5 | DVcc |
| P6 | DGND |
| P7 | TEST |
| P8 | DIN |
| P9 | SCLK |
| P10 | SYNC |
| P11-P13 | AGND |
| P14 | N/C |

Table 5. Pin Function Descriptions

| Pin | Function |
| :---: | :---: |
| AGND | Analog GND Pins. |
| $\mathrm{AV}_{\text {cc }}$ | Analog Supply Pins. Voltage range from 4.75 V to 5.25 V . |
| $V_{\text {PP }}$ | Output Amplifier High Voltage Supply. Voltage range from (REF_IN $\times 50$ ) + 10 V to 225 V . |
| $\mathrm{V}_{+}$ | $\mathrm{V}_{+}$Amplifier Supply Pins. Voltage range from 4.75 V to 5.25 V . |
| V- | V- Amplifier Supply Pins. Voltage range from -4.75 V to -5.25 V . |
| PGND | Output Amplifier Ground Reference Pins. |
| DGND | Digital GND Pins. |
| DVcc | Digital Supply Pins. Voltage range from 2.7 V to 5.25 V. |
| DAC_GND | Reference GND Supply for All the DACs. |
| REF_IN | Reference Voltage for Channels $0-31$. Reference input range is 1 V to 4 V and can be used to program the full-scale output voltage from 50 V to 200 V . |
| $V_{\text {Out }}(0-31)$ | Analog Output Voltages from the 32 Channels. |
| ANODE | Anode of Internal Diode for Diode Temperature Measurement. |
| CATHODE | Cathode of Internal Diode for Diode Temperature Measurement. |
| $\overline{\text { SYNC }}$ | Active Low Input. This is the frame synchronization signal for the serial interface. While $\overline{\mathrm{SYNC}}$ is low, data is transferred in on the falling edge of SCLK. |
| SCLK ${ }^{1}$ | Serial Clock Input. Data is clocked into the shift register on the falling edge of SCLK. This operates at clock speeds of up to 30 MHz . |
| Din ${ }^{1}$ | Serial Data Input. Data must be valid on the falling edge of SCLK. |
| TEST | Allows the same data to be simultaneously loaded to all channels of the AD5535. This pin is used for calibration purposes when loading zero scale and full scale to all channels. To invoke this feature, take the TEST pin high. In normal operation, TEST should be tied low. |
| $\overline{\text { RESET }}{ }^{1}$ | Active Low Input. This pin can also be used to reset the complete device to its power-on reset conditions. Zero code is loaded to the DACs. |

[^1]
## TERMINOLOGY

## Integral Nonlinearity (INL)

A measure of the maximum deviation from a straight line passing through the endpoints of the DAC transfer function. It is expressed as a percentage of full-scale range.

## Differential Nonlinearity (DNL)

The difference between the measured change and the ideal 1 LSB change between any two adjacent codes. A specified DNL of $\pm 1$ LSB maximum ensures monotonicity.

## Zero-Code Voltage

A measure of the output voltage present at the device output with all 0 s loaded to the DAC. It includes the offset of the DAC and the output amplifier. It is expressed in V .

## Offset Error

Calculated by taking two points in the linear region of the transfer function, drawing a line through these points, and extrapolating back to the Y axis. It is expressed in mV .

## Voltage Gain

Calculated from the change in output voltage for a change in code multiplied by 16,384 and divided by the REF_IN voltage. This is calculated between two points in the linear section of the transfer function.

## Gain Error

A measure of the output error with all 1s loaded to the DAC, and is the difference between the ideal and actual analog output range. Ideally, the output should be $50 \times$ REF_IN. It is expressed as a percentage of full-scale range.

## DC Power-Supply Rejection Ratio (PSRR)

A measure of the change in analog output for a change in $V_{P P}$ supply voltage. It is expressed in dB . $\mathrm{V}_{\mathrm{PP}}$ is varied $\pm 5 \%$.

## DC Crosstalk

The dc change in the output level of one DAC at midscale in response to a full-scale code change (all 0 s to all 1 s and vice versa) and the output change of all other DACs. It is expressed in LSB.

## Output Temperature Coefficient

A measure of the change in analog output with changes in temperature. It is expressed in $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$.

## Output Voltage Settling Time

The time taken from when the last data bit is clocked into the DAC until the output has settled to within $\pm 0.5$ LSB of its final value.

## Digital-to-Analog Glitch Impulse

The area of the glitch injected into the analog output when the code in the DAC register changes state. It is specified as the area of the glitch in $\mathrm{nV}-\mathrm{s}$, when the digital code is changed by 1 LSB at the major carry transition $(011 \ldots 11$ to $100 \ldots 00$ or $100 \ldots$ 00 to $011 \ldots 11$ ).

## Digital Crosstalk

The glitch impulse transferred to the output of one DAC at midscale while a full-scale code change (all 1 s to all 0 s and vice versa) is being written to another DAC. It is expressed in $n V$-s.

## Analog Crosstalk

The area of the glitch transferred to the output (Vout) of one DAC due to a full-scale change in the output (Vout) of another DAC. The area of the glitch is expressed in nV -s.

## Digital Feedthrough

A measure of the impulse injected into the analog outputs from the digital control inputs when the part is not being written to (SYNC is high). It is specified in nV-s and is measured with a worst-case change on the digital input pins, for example, from all 0 s to all 1 s and vice versa.

## Output Noise Spectral Density

A measure of internally generated random noise. Random noise is characterized as a spectral density (voltage per $\sqrt{ } \mathrm{Hz}$ ). It is measured by loading all DACs to midscale and measuring noise at the output. It is measured in $\mathrm{nV} /(\mathrm{Hz})^{1 / 2}$.

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 4. Integral Linearity with $V_{P P}=60 \mathrm{~V}, V_{\text {OUt }}$ Full Scale $=50 \mathrm{~V}$


Figure 5.DNL with $V_{P P}=60 \mathrm{~V}$, Vout Full Scale $=50 \mathrm{~V}$


Figure 6. Integral Linearity with $V_{P P}=210$ V, Vout Full Scale $=200 \mathrm{~V}$


Figure 7. DNL with $V_{P P}=210$ V, Vout Full Scale $=200 \mathrm{~V}$


Figure 8. Short-Circuit Current Limit Timing


Figure 9. Worst-Case Adjacent Channel Crosstalk

## FUNCTIONAL DESCRIPTION

The AD5535 consists of 32 14-bit DACs with 200 V high voltage amplifiers in a single $15 \mathrm{~mm} \times 15 \mathrm{~mm}$ CSP-BGA package. The output voltage range is programmable via the REFIN pin. Output range is 0 V to 50 V with REFIN $=1 \mathrm{~V}$, and 0 V to 200 V with REFIN $=4 \mathrm{~V}$. Communication to the device is through a serial interface operating at clock rates of up to 30 MHz and is compatible with DSP and microcontroller interface standards. A 5-bit address and a 14-bit data-word are loaded into the AD5535 input register via the serial interface. The channel address is decoded, and the data-word is converted into an analog output voltage for this channel.

At power-on, all the DAC registers are loaded with 0s.

## DIGITAL-TO-ANALOG SECTION

The architecture of each DAC channel consists of a resistor string DAC followed by an output buffer amplifier operating with a nominal gain of 50 . The voltage at the REF_IN pin provides the reference voltage for the corresponding DAC. The input coding to the DAC is straight binary and the ideal DAC output voltage is given by

$$
V_{\text {OUT }}=\frac{50 \times V_{\text {REF_I } I N} \times D}{2^{14}}
$$

where $D$ is the decimal equivalent of the binary code, which is loaded to the DAC register ( 0 to 16,383 ).

The output buffer amplifier is specified to drive a load of $1 \mathrm{M} \Omega$ and 200 pF . The linear output voltage range for the output amplifier is from 7 V to $\mathrm{V}_{\mathrm{PP}}-10 \mathrm{~V}$. The amplifier output bandwidth is typically 5 kHz , and is capable of sourcing $700 \mu \mathrm{~A}$ and sinking 2.8 mA . Settling time for a full-scale step is typically $30 \mu \mathrm{~s}$ with no load and $110 \mu \mathrm{~s}$ with a 200 pF load.

## RESET FUNCTION

The reset function on the AD5535 can be used to reset all nodes on the device to their power-on reset condition. All the DACs are loaded with 0 s and all registers are cleared. The reset function is implemented by taking the $\overline{\text { RESET }}$ pin low.

## SERIAL INTERFACE

The serial interface is controlled by three pins:

- $\overline{\text { SYNC }}$ is the frame synchronization pin for the serial interface.
- SCLK is the serial clock input. This pin operates at clock speeds of up to 30 MHz .
- $\mathrm{D}_{\text {IN }}$ is the serial data input. Data must be valid on the falling edge of SCLK.
To update a single DAC channel, a 19-bit data-word is written to the AD5535 input register.


## A4 to A0 Bits

These bits can address any one of the 32 channels. A4 is the MSB of the address; A0 is the LSB.

## DB13 to DB0 Bits

These bits are used to write a 14-bit word into the addressed DAC register.

Figure 2 is the timing diagram for a serial write to the AD5535. The serial interface works with both a continuous and a discontinuous serial clock. The first falling edge of $\overline{\text { SYNC }}$ resets a counter that counts the number of serial clocks to ensure that the correct number of bits are shifted into the serial shift register. Any further edges on $\overline{\text { SYNC }}$ are ignored until the correct number of bits are shifted in. Once 19 bits have been shifted in, the SCLK is ignored. For another serial transfer to take place, the counter must be reset by the falling edge of $\overline{\text { SYNC. The user must allow } 200 \mathrm{~ns} \text { (minimum) between }}$ successive writes.


Figure 10. Serial Data Format

## MICROPROCESSOR INTERFACING AD5535 to ADSP-21xx Interface

The ADSP-21xx family of DSPs is easily interfaced to the AD5535 without the need for extra logic. A data transfer is initiated by writing a word to the TX register after the SPORT has been enabled. In a write sequence, data is clocked out on each rising edge of the DSP's serial clock and clocked into the AD5535 on the falling edge of its SCLK. The easiest way to provide the 19-bit data-word required by the AD 5535 , is to transmit two 10-bit data-words from the ADSP-21xx. Ensure that the data is positioned correctly in the TX register so that the first 19 bits transmitted contain valid data.

Set up the SPORT control register as follows:
TFSW = 1, Alternate Framing
INVTFS $=1$, Active Low Frame Signal
DTYPE $=00$, Right Justify Data
ISCLK $=1$, Internal Serial Clock
TFSR = 1, Frame Every Word
ITFS $=1$, Internal Framing Signal
SLEN $=1001,10-$ Bit Data Word
Figure 11 shows the connection diagram.


Figure 11. AD5535 to ADSP-2101/ADSP-2103 Interface

## AD5535 to MC68HC11

The serial peripheral interface (SPI) on the MC68HC11 is configured for master mode ( $\mathrm{MSTR}=1$ ), clock polarity bit $(\mathrm{CPOL})=0$, and clock phase bit $(\mathrm{CPHA})=1$. The SPI is configured by writing to the SPI control register (SPCR)—see the $68 \mathrm{HC11}$ User Manual. SCK of the 68 HC 11 drives the SCLK of the AD5535 and the MOSI output drives the serial data line (DIN) of the AD5535. The $\overline{\text { SYNC signal is derived from a port }}$ line (PC7). When data is being transmitted to the AD5535, the $\overline{\text { SYNC }}$ line is taken low (PC7).

Data appearing on the MOSI output is valid on the falling edge of SCK. The 68 HC 11 transfers only eight bits of data during each serial transfer operation; therefore, three consecutive write operations are necessary to transmit 19 bits of data. Data is transmitted MSB first. It is important to left-justify the data in the SPDR register so that the first 19 bits transmitted contain valid data. PC7 must be pulled low to start a transfer. It is taken high and pulled low again before any further write cycles can take place. See Figure 12.


Figure 12. AD5535 to MC68HC11 Interface

## AD5535 to PIC16C6X/7X

The PIC16C6x/7x synchronous serial port (SSP) is configured as an SPI master with the clock polarity bit $=0$. This is done by writing to the synchronous serial port control register (SSPCON). See the PIC16/17 Microcontroller User Manual. In this example, I/O port RA1 is being used to pulse $\overline{\text { SYNC }}$ and enable the serial port of the AD5535. This microcontroller transfers only eight bits of data during each serial transfer operation; therefore, three consecutive write operations are necessary to transmit 19 bits of data. Data is transmitted MSB first. It is important to left-justify the data in the SPDR register so that the first 19 bits transmitted contain valid data. RA1 must be pulled low to start a transfer. It is taken high and pulled low again before any further write cycles can take place. Figure 13 shows the connection diagram.


Figure 13. AD5535 to PIC16C6x/7x Interface

## AD5535 to 8051

The AD5535 requires a clock synchronized to the serial data. The 8051 serial interface must, therefore, be operated in Mode 0. In this mode, serial data exits the 8051 through RxD , and a shift clock is output on TxD. The $\overline{\text { SYNC }}$ signal is derived from a port line (P1.1). Figure 14 shows how the 8051 is connected to the AD5535. Because the AD5535 shifts data out on the rising edge of the shift clock and latches data in on the falling edge, the shift clock must be inverted. Note also that the AD5535 requires its data with the MSB first. Because the 8051 outputs the LSB first, the transmit routine must take this into account.


Figure 14. AD5535 to 8051 Interface

## APPLICATIONS INFORMATION

## MEMS MIRROR CONTROL APPLICATION

The AD5535 is targeted to all optical switching control systems based on micro-electromechanical systems (MEMS) technology. The AD5535 is a 32 -channel, 14 -bit DAC with integrated high voltage amplifiers. The output amplifiers are capable of generating an output range of 0 V to 200 V when using a 4 V reference. The full-scale output voltage is programmable from 50 V to 200 V using reference voltages from 1 V to 4 V . Each amplifier can output $700 \mu \mathrm{~A}$ and directly drives the control actuators, which determine the position of MEMS mirrors in optical switch applications.
The AD5535 is generally used in a closed-loop feedback system, as shown in Figure 15, with a high resolution ADC and DSP. The exact position of each mirror is measured using capacitive sensors. The sensor outputs are multiplexed using an ADG739 to an 8-channel 14-bit ADC (AD7856). An alternative solution is to multiplex using a 32 -to-1 multiplexer (ADG732) into a single-channel ADC (AD7671). The control loop is driven by an ADSP-21065L, a 32-bit SHARC DSP with an SPI-compatible SPORT interface. With its 14 -bit monotonic behavior and 0 V to 200 V output range coupled with its fast serial interface, the AD5535 is ideally suited for controlling a cluster of MEMSbased mirrors.


Figure 15. AD5535 in a MEMS-Based Optical Switch

## AD5535 BOARD LAYOUT TO ENSURE COMPLIANCE WITH IPC-221 SPECIFICATION

The diagram in Figure 16 is a typical 2-layer printed circuit board layout for the AD5535 complying with the specifications outlined in IPC221. The four corner balls labeled as original noconnects must remain, because no connections and no signals should be connected to these balls. Balls labeled as additional no-connects should be connected to AGND.
The routing shown in Figure 16 shows the feasibility of connecting to the high voltage balls while complying with the spacing requirements of IPC-221. Figure 17 shows the physical distances that are available.


Figure 16. Layout Guidelines to Comply with IPC-221

## POWER SUPPLY SEQUENCING AND DECOUPLING RECOMMENDATIONS

The diagram in Figure 17 shows the recommended decoupling, and power supply protection for the AD5535. On the AD5535 it is recommended that all grounds be tied together as close to the device as possible. All supplies should be brought back separately and a provision be made on the board via a link option to drive the $A V_{C C}$ and $V_{+}$from the same supply if required to reduce the number of supplies. All power supplies should be adequately decoupled with 10 uF tantalum and 0.1 uF ceramic capacitors. Note that the capacitors on the $V_{\text {PP }}$ supply must be rated at greater than 210 V . To overcome issues associated with power supply sequencing when using high voltage supplies, the use of protection diodes as indicated in Figure 17 is recommended.


Figure 17. Recommended Power Supply Sequencing and Decoupling

## GUIDELINES FOR PRINTED CIRCUIT BOARD LAYOUT

Printed circuit boards should be designed such that the analog and digital sections are separated and confined to designated analog and digital sections of the board. This facilitates the use of ground planes that can be separated easily. A minimum etch technique is generally found to be the best for ground planes, because this optimizes shielding of sensitive signal lines. Digital and analog grounds planes should be joined only in one place, at the AGND and DGND pins of the high resolution converter. Data and address busses on the board should be buffered or latched to isolate the high frequency bus of the processor from the bus of the high-resolution converters. These act as a faraday
shield and increase the signal-to-noise performance of the converters by reducing the amount of high frequency digital coupling. Avoid running digital lines under the device, because they couple noise onto the die. The ground plane should be allowed to run under the IC to avoid noise coupling.

As large a trace as possible should be used for the supply lines to the device to provide low impedance paths and reduce the effects of glitches on the power supply line. Fast switching signals like clocks should be shielded with digital ground to avoid radiating noise to other sections of the board, and clock signals should never be run near analog inputs of devices. Avoid crossovers of digital and analog signals. Traces for analog inputs should be kept as wide and as short as possible and should be shielded with analog ground where possible. Traces on opposite sides of a 2-layer printed circuit board should run at right angles to each other to reduce the effects of feedthrough through the board.

A microstrip technique is by far the best, but not always possible with a double-sided board. In this technique the component side of the board is dedicated to ground planes, and signals are placed on the solder side. Multilayer printed circuit boards with dedicated ground, power, and tracking layers offer the optimum solution in terms of obtaining analog performance but at increased manufacturing costs.
Good decoupling is vitally important when using high resolution converters. All analog supplies should be decoupled with $10 \mu \mathrm{~F}$ tantalum in parallel with $0.1 \mu \mathrm{~F}$ ceramic capacitors to analog ground. To achieve the best from the decoupling components, these have to be placed as close to the device as possible ideally right up against the IC or IC socket. The main aim of a bypassing element is to maximize the charge stored in the bypass loop while simultaneously minimizing the inductance of this loop. Inductance in the loop acts as an impedance to high frequency transients and results in power supply spiking. By keeping the decoupling as close to the device as possible, the loop area is kept as small as possible, thereby reducing the possibility of power-supply spikes. Digital supplies of high resolution converters should be decoupled with $10 \mu \mathrm{~F}$ tantalum and $0.1 \mu \mathrm{~F}$ ceramic to the digital ground plane. VDD and VSS supplies of amplifiers should be decoupled again with $10 \mu \mathrm{~F}$ and $0.1 \mu \mathrm{~F}$ to AGND.

All logic chips should be decoupled with $0.1 \mu \mathrm{~F}$ to digital ground to decouple high frequency effects associated with digital circuitry.

## OUTLINE DIMENSIONS



Figure 18. 124-Lead CSB-BGA Package [CSP-BGA] (BC-124)
Dimensions shown in millimeters

ORDERING GUIDE

| Model | Function | Output Voltage Span | Temperature Range | Package Description | Package Option |
| :--- | :--- | :--- | :--- | :--- | :--- |
| AD5535ABC | 32 DACs | 0 to 200 V maximum | $-10^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 124 -Lead CSP-BGA | BC-124 |

## NOTES


[^0]:    ${ }^{1}$ See Terminology.
    ${ }^{2} \mathrm{~A}$ Grade temperature range: $-10^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$; typically $+25^{\circ} \mathrm{C}$.
    ${ }^{3}$ Linear output voltage range: +7 V to $\mathrm{V}_{\mathrm{Pp}}-10 \mathrm{~V}$.
    ${ }^{4}$ Guaranteed by design and characterization, not production tested.
    ${ }^{5}$ Ensure that TJ max is not exceeded. See the Absolute Maximum Ratings section.
    ${ }^{6}$ Reference input determines output voltage range. Using a 4.096 V reference (REF 198) gives an output voltage range of 0 V to 200 V . Output range is programmable via the reference input. The full-scale output range is programmable from 50 V to 200 V . The linear output voltage range is restricted from 7 V to $\mathrm{V}_{\mathrm{Pp}}-10 \mathrm{~V}$.
    ${ }^{7}$ Outputs unloaded.

[^1]:    ${ }^{1}$ Internal pull-up device on this logic input. Therefore, it can be left floating and defaults to a logic high condition.

