## 3-PHASE POWER MOSFET CONTROLLER — For Automotive Applications

Package JP, 48-Pin LQFP



Package LQ, 36-Pin SOIC



#### ABSOLUTE MAXIMUM RATINGS

Load Supply Voltages, VBAT, VDRAIN, VBOOST, BOOSTD ... -0.6 V to 40 V Output Voltage Ranges,

GHA/GHB/GHC,  $V_{GHX}$ .. -4 V to 55 V SA/SB/SC,  $\boldsymbol{V}_{SX}$  ..... -4  $\boldsymbol{V}$  to 40  $\boldsymbol{V}$ GLA/GLB/GLC,  $V_{GLX}$ .... -4 V to 16 V CA/CB/CC,  $V_{CX}$  ...... -0.6 V to 55 V Sense Circuit Voltages,

CSP,CSN, LSS ..... -4 V to 6.5 V Logic Supply Voltage,

 $V_{DD}$ ...... -0.3 V to +6.5 V Logic Input/Outputs and OVSET, BOOSTS, CSOUT, VDSTH ...... -0.3 V to 6.5 V Operating Temperature Range,

 $T_A$  ..... -40°C to +135°C Junction Temperature, T<sub>1</sub> ...... +150°C Storage Temperature Range,

 $T_{S}$  ...... -55°C to +150°C

\* Fault conditions that produce excessive junction temperature will activate device thermal shutdown circuitry. These conditions can be tolerated, but should be avoided.

The A3935 is designed specifically for automotive applications that require high-power motors. Each provides six high-current gate drive outputs capable of driving a wide range of n-channel power MOSFETs.

A requirement of automotive systems is steady operation over a varying battery input range. The A3935 integrates a pulse-frequency modulated boost converter to create a constant supply voltage for driving the external MOSFETs. Bootstrap capacitors are utilized to provide the above battery supply voltage required for n-channel FETs.

Direct control of each gate output is possible via six TTL-compatible inputs. A differential amplifier is integrated to allow accurate measurement of the current in the three-phase bridge.

Diagnostic outputs can be continuously monitored to protect the driver from short-to-battery, short-to-supply, bridge-open, and battery under/overvoltage conditions. Additional protection features include dead-time, VDD undervoltage, and thermal shutdown.

The A3935 is supplied in a choice of two packages, a 48-lead low profile QFP with exposed thermal pad (suffix JP) and a 36-lead 0.8 mm pitch SOIC (suffix LQ).

#### **FEATURES**

- Drives wide range of n-channel MOSFETs in 3-phase bridges
- PFM boost converter for use with low-voltage battery supplies
- Internal LDO regulator for gate-driver supply
- Bootstrap circuits for high-side gate drivers
- Current monitor output
- Adjustable battery overvoltage detection
- Diagnostic outputs
- Motor lead short-to-battery, short-to-ground, and bridge-open protection
- Undervoltage protection
- -40 °C to +150 °C, T, operation
- Thermal shutdown

Always order by complete part number, e.g., |A3935KLQ|



### **Functional Block Diagram**



See pages 8 and 9 for terminal assignments and descriptions.



### A3935KJP (LQFP with Exposed Thermal Pad)



### A3935KLQ (SOIC)



<sup>\*</sup> Measured on 4-layer PCB. Additional information available on Allegro Web site.

ELECTRICAL CHARACTERISTICS: unless otherwise noted at  $T_J = -40^{\circ}$ C to +150°C,  $V_{BAT} = 7$  V to 16 V,  $V_{DD} = 4.75$  V to 5.25 V, ENABLE = 22.5 kHz, 50% Duty Cycle, Two Phases Active.

|                                             |                      |                                                                                                               | Limits |     |       |       |
|---------------------------------------------|----------------------|---------------------------------------------------------------------------------------------------------------|--------|-----|-------|-------|
| Characteristics Symbol                      |                      | Conditions                                                                                                    | Min    | Тур | Max   | Units |
| Power Supply                                |                      |                                                                                                               |        |     |       |       |
| V <sub>DD</sub> Supply Current              | I <sub>DD</sub>      | All logic inputs = 0 V                                                                                        | _      | _   | 7.0   | mA    |
| V <sub>BAT</sub> Supply Current             | I <sub>BAT</sub>     | All logic inputs = 0 V                                                                                        | _      | _   | 3.0   | mA    |
| Battery Voltage Operating Range             | $V_{BAT}$            |                                                                                                               | 7.0    | _   | 40    | V     |
| Bootstrap Diode Forward Voltage             | $V_{\text{DBOOT}}$   | $I_{DBOOT} = -I_{cx} = 10 \text{ mA}, V_{DBOOT} = V_{REG} - V_{CX}$                                           | 0.8    | _   | 2.0   | V     |
|                                             |                      | $I_{DBOOT} = -I_{cx} = 100 \text{ mA}$                                                                        | 1.5    | _   | 2.3   | V     |
| Bootstrap Diode Resistance                  | r <sub>dboot</sub>   | $r_D(100 \text{ mA}) = [V_D(150 \text{ mA}) - V_D(50 \text{ mA})]/100 \text{ mA}$                             | 2.5    | _   | 7.5   | Ω     |
| Bootstrap Diode Current Limit               | I <sub>DM</sub>      | $3 \text{ V} < [V_{REG} - V_{CX}] < 12 \text{ V}$                                                             | -150   | _   | -1150 | mA    |
| Bootstrap Quiescent Current                 | I <sub>cx</sub>      | $V_{CX} = 40 \text{ V}, \text{ GHx} = \text{ON}$                                                              | 10     | _   | 30    | μΑ    |
| Bootstrap Refresh Time                      | t <sub>refresh</sub> | $V_{SX}$ = low to guarantee $\Delta V$ = +0.5 V refresh of 0.47 $\mu$ F Boot Cap at $V_{cx} - V_{sx}$ = +10 V | _      | -   | 2.0   | μs    |
| VREG Output Voltage 1                       | $V_{REG}$            | $V_{BAT} = 7 \text{ V to } 40 \text{ V}, V_{BOOST} \text{ from Boost Reg}$                                    | 12.7   | _   | 14    | V     |
| VREG Dropout Voltage <sup>2</sup>           | $V_{REGDO}$          | $V_{REGDO} = V_{boost} - V_{reg}$ , $I_{reg} = 40 \text{ mA}$                                                 | _      | 0.9 | _     | V     |
| Gate Drive Avg. Supply Current              | I <sub>REG</sub>     | No external dc load at VREG, $C_{REG} = 10 \mu F$                                                             | _      | _   | 40    | mA    |
| VREG Input Bias Current                     | I <sub>REGBIAS</sub> | Current into V <sub>BOOST</sub> , ENABLE = 0                                                                  | _      | _   | 4.0   | mA    |
| Boost Supply                                |                      |                                                                                                               |        |     |       |       |
| V <sub>BOOST</sub> Output Voltage Limit     | V <sub>BOOSTM</sub>  | $V_{BAT} = 7 V$                                                                                               | 14.9   | _   | 16.3  | V     |
| V <sub>BOOST</sub> Output Volt. Limit Hyst. | $\Delta V_{BOOSTM}$  |                                                                                                               | 35     | _   | 180   | mV    |
| Boost Switch ON Resistance                  | r <sub>DS(on)</sub>  | I <sub>BOOSTD</sub> < 300 mA                                                                                  | -      | 1.4 | 3.3   | Ω     |
| Max. Boost Switch Current                   | I <sub>BOOSTSW</sub> |                                                                                                               | _      | _   | 300   | mA    |
| Boost Current Limit Threshold Volt.         | $V_{BI(th)}$         | Increasing V <sub>BOOSTS</sub>                                                                                | 0.45   | _   | 0.55  | V     |
| OFF Time                                    | t <sub>off</sub>     |                                                                                                               | 3.0    | _   | 8.0   | μs    |
| Blanking Time                               | t <sub>blank</sub>   |                                                                                                               | 100    | _   | 220   | ns    |

NOTES: Typical Data and Typical Characteristics are for design information only.

Negative current is defined as coming out of (sourcing) the specified device terminal.

- 1. For  $V_{BOOSTM} < V_{BOOST} < 40 \text{ V}$  power dissipation in the  $V_{REG}$  LDO increases. Observe  $T_J < 150$  °C limit.
- 2. With  $V_{BOOST}$  decreasing Dropout Voltage measured at  $V_{REG} = V_{REGref} 200$  mV where  $V_{REG(ref)} = V_{REG}$  at  $V_{BOOST} = 16$  V.



# ELECTRICAL CHARACTERISTICS: unless otherwise noted at $T_J = -40^{\circ}$ C to +150°C, $V_{BAT} = 7$ V to 16 V, $V_{DD} = 4.75$ V to 5.25 V, ENABLE = 22.5 kHz, 50% Duty Cycle, Two Phases Active.

|                                      |                      |                                                        |                        | Lim | its       |       |
|--------------------------------------|----------------------|--------------------------------------------------------|------------------------|-----|-----------|-------|
| Characteristics Symbol Co            |                      | Conditions                                             | Min                    | Тур | Max       | Units |
| Control Logic                        |                      |                                                        |                        |     |           |       |
| Logic Input Voltages                 | $V_{I(1)}$           | Minimum high level input for logical "one"             | 2.0                    | -   | -         | V     |
|                                      | $V_{I(0)}$           | Maximum low level input for logical "zero"             | _                      | _   | 0.8       | V     |
| Logic Input Currents                 | I <sub>I(1)</sub>    | $V_{I} = V_{DD}$                                       | _                      | _   | 500       | μΑ    |
|                                      | I <sub>I(0)</sub>    | $V_1 = 0.8 \text{ V}$                                  | 50                     | _   | _         | μA    |
| Input Hysteresis                     | $V_{hys}$            |                                                        | 100                    | -   | 300       | mV    |
| Logic Output High Voltage            | $V_{O(H)}$           | $I_{O(H)} = -800 \mu A$                                | V <sub>DD</sub> -0.8   | -   | -         | V     |
| Logic Output Low Voltage             | $V_{I(L)}$           | $I_{O(L)} = 1.6 \text{ mA}$                            | -                      | -   | 0.4       | V     |
| Gate Drives, GHx (internal S         | OURCE or u           | pper switch stages)                                    |                        |     |           |       |
| Output High Voltage                  | $V_{\text{DSL(H)}}$  | GHx: $I_{xU} = -10 \text{ mA}, V_{sx} = 0$             | V <sub>REG</sub> -2.26 | -   | $V_{REG}$ | V     |
|                                      |                      | GLx: $I_{xU} = -10 \text{ mA}, V_{lss} = 0$            | V <sub>REG</sub> -0.26 | -   | $V_{REG}$ | V     |
| Source Current (pulsed)              | l <sub>xU</sub>      | $V_{SDU}$ = 10 V, $T_J$ = 25 °C                        | -                      | 800 | -         | mA    |
|                                      |                      | $V_{SDU} = 10 \text{ V}, T_{J} = 135 ^{\circ}\text{C}$ | 400                    | -   | _         | mA    |
| Source ON Resistance                 | r <sub>SDU(on)</sub> | $I_{xU} = -150 \text{ mA}, T_J = 25 \text{ °C}$        | 4.0                    | -   | 10        | Ω     |
|                                      |                      | $I_{xU} = -150 \text{ mA}, T_J = 35 \text{ °C}$        | 7.0                    | -   | 15        | Ω     |
| Gate Drives, GLx (internal SI        | NK or lower          | switch stages)                                         |                        |     |           |       |
| Sink Current (pulsed)                | $I_{xL}$             | $V_{DSL}$ = 10 V, $T_J$ = 25 °C                        | -                      | 850 | -         | mA    |
|                                      |                      | V <sub>DSL</sub> = 10 V, T <sub>J</sub> = 135 °C       | 550                    | -   | _         | mA    |
| Sink ON Resistance                   | r <sub>DSL(on)</sub> | $I_{xL}$ = +150 mA, $T_J$ = 25 °C                      | 1.8                    | -   | 6.0       | Ω     |
|                                      |                      | $I_{xL}$ = +150 mA, $T_J$ = 135 °C                     | 3.0                    | -   | 7.5       | Ω     |
| Gate Drives, GHx, GLx (Gene          | ral)                 |                                                        | -                      |     |           |       |
| Phase Leakage (Source)               | $I_{Sx}$             | ENABLE = 0, $V_{Sx}$ = 1.7 V                           | 0                      | -   | 100       | μA    |
| Propagation Delay, Logic only        | $t_{\sf pd}$         | Logic input to unloaded GHx, GLx                       | -                      | _   | 150       | ns    |
| Output Skew Time                     | $t_{\sf sk(o)}$      | Grouped by edge, phase-to-phase                        | -                      | -   | 50        | ns    |
| Dead Time (Shoot-Through Prevention) | t <sub>dead</sub>    | Between GHx, GLx transitions of same phase             | 75                     | _   | 180       | ns    |

NOTES: Typical Data and Typical Characteristics are for design information only.

Negative current is defined as coming out of (sourcing) the specified device terminal.

$$\begin{split} &\text{For GH}_{\text{X}}\text{: } V_{\text{SDU}} = V_{\text{CX}} - V_{\text{GHX}}, \, V_{\text{DSL}} = V_{\text{GHX}} - V_{\text{SX}}, \, V_{\text{DSL(H)}} = V_{\text{CX}} - V_{\text{SDU}} - V_{\text{SX}}. \\ &\text{For GL}_{\text{X}}\text{: } V_{\text{SDU}} = V_{\text{REG}} - V_{\text{GLX}}, \, V_{\text{DSL}} = V_{\text{GLX}} - V_{\text{LSS}}, \, V_{\text{DSL(H)}} = V_{\text{REG}} - V_{\text{SDU}} - V_{\text{LSS}}. \end{split}$$

ELECTRICAL CHARACTERISTICS: unless otherwise noted at  $T_J$  = -40°C to +150°C,  $V_{BAT}$  = 7 V to 16 V,  $V_{DD}$  = 4.75 V to 5.25 V, ENABLE = 22.5 kHz, 50% Duty Cycle, Two Phases Active.

|                                         |                     | Limits                                                                             |       | mits |                       |       |
|-----------------------------------------|---------------------|------------------------------------------------------------------------------------|-------|------|-----------------------|-------|
| Characteristics                         | Symbol              | Conditions                                                                         | Min   | Тур  | Max                   | Units |
| Sense Amplifier                         |                     |                                                                                    |       |      |                       |       |
| Input Bias Current                      | I <sub>bias</sub>   | CSP = CSN = 0 V                                                                    | -180  | _    | -360                  | μA    |
| Input Offset Current                    | I <sub>IO</sub>     | CSP = CSN = 0 V                                                                    | _     | _    | ±35                   | μA    |
| Input Resistance                        | r <sub>i</sub>      | CSP with respect to GND                                                            | _     | 80   | _                     | kΩ    |
|                                         |                     | CSN with respect to GND                                                            | _     | 4.0  | _                     | kΩ    |
| Diff. Input Operating Voltage           | V <sub>ID</sub>     | V <sub>ID</sub> = CSP - CSN, -1.3V < CSP,N < 4V                                    | _     | _    | ±200                  | mV    |
| Output Offset Voltage                   | V <sub>oo</sub>     | CSP = CSN = 0 V                                                                    | 77    | 250  | 450                   | mV    |
| Output Offset Voltage Drift             | $\Delta V_{00}$     | CSP = CSN = 0 V                                                                    | _     | 100  | _                     | μV/°C |
| Input Com-Mode Oper. Range              | V <sub>IC</sub>     | CSP = CSN                                                                          | -1.5  | _    | 4.0                   | V     |
| Voltage Gain                            | A <sub>V</sub>      | V <sub>ID</sub> = 40 mV to 200 mV                                                  | 18.6  | 19.2 | 19.8                  | V/V   |
| Low Output Voltage Error                | E <sub>v</sub>      | $V_{id} = 0 \text{ to } 40 \text{ mV}, V_o = (19.2 \text{ x } V_{ID}) + V_o + E_v$ | _     | _    | ±25                   | mV    |
| DC Common-Mode Attenuation              | A <sub>VC</sub>     | CSP = CSN = 200 mV                                                                 | 28    | _    | _                     | dB    |
| Output Resistance                       | r <sub>o</sub>      | V <sub>CSOUT</sub> = 2.0 V                                                         | _     | 8.0  | _                     | Ω     |
| Output Dynamic Range                    | V <sub>CSOUT</sub>  | $I_{CSOUT} = -100 \mu\text{A}$ at top rail, 100 $\mu\text{A}$ at bottom rail       | 0.075 | _    | V <sub>DD</sub> -0.25 | V     |
| Output Current, Sink                    | I <sub>sink</sub>   | V <sub>CSOUT</sub> = 2.5 V                                                         | 20    | _    | _                     | mA    |
| Output Current, Source                  | I <sub>source</sub> | V <sub>CSOUT</sub> = 2.5 V                                                         | -1.0  | _    | _                     | mA    |
| VDD Supply Ripple Rejection             | PSRR                | CSP = CSN = GND, freq. = 0 to 1 MHz                                                | 20    | _    | _                     | dB    |
| VREG Supply Ripple Rejection            | PSRR                | CSP = CSN = GND, freq. = 0 to 300 kHz                                              | 45    | _    | _                     | dB    |
| Small Signal 3-dB Bandwidth             | f <sub>3db</sub>    | 10 mV input                                                                        | _     | 1.6  | _                     | MHz   |
| AC Common-Mode Attenuation              | A <sub>vc</sub>     | V <sub>cm</sub> = 250 mV/pp, freq. = 0 to 800 kHz                                  | 26    | _    | _                     | dB    |
| Output Slew Rate (positive or negative) | SR                  | 200 mV step input, meas. 10/90% points                                             | 10    | _    | _                     | V/µs  |

NOTES: Typical Data and Typical Characteristics are for design information only.

Negative current is defined as coming out of (sourcing) the specified device terminal.



ELECTRICAL CHARACTERISTICS: unless otherwise noted at  $T_J$  = -40°C to +150°C,  $V_{BAT}$  = 7 V to 16 V,  $V_{DD}$  = 4.75 V to 5.25 V, ENABLE = 22.5 kHz, 50% Duty Cycle, Two Phases Active.

|                                                 |                      |                                                                                                        | Limits                 |      |                        |       |
|-------------------------------------------------|----------------------|--------------------------------------------------------------------------------------------------------|------------------------|------|------------------------|-------|
| Characteristics                                 | Symbol               | Conditions                                                                                             | Min                    | Тур  | Max                    | Units |
| Fault Logic                                     | -                    |                                                                                                        | _                      |      |                        |       |
| VDD Undervoltage                                | $V_{DD(uv)}$         | Decreasing V <sub>DD</sub>                                                                             | 3.8                    | _    | 4.3                    | V     |
| VDD Undervoltage Hysteresis                     | $\Delta V_{DD(uv)}$  | $V_{DD(recovery)}$ - $V_{DD(uv)}$                                                                      | 100                    | _    | 300                    | mV    |
| OVSET Operating Volt. Range                     | V <sub>SET(ov)</sub> |                                                                                                        | 0                      | _    | $V_{DD}$               | V     |
| OVSET Calibrated Volt. Range                    | V <sub>SET(ov)</sub> |                                                                                                        | 0                      | _    | 2.5                    | V     |
| OVSET Input Current Range                       | I <sub>SET(ov)</sub> |                                                                                                        | -1.0                   | _    | +1.0                   | μΑ    |
| VBAT Overvoltage Range                          | V <sub>BAT(ov)</sub> | 0 V < V <sub>SET(ov)</sub> < 2.5 V                                                                     | 19.4                   | _    | 40                     | V     |
| VBAT Overvoltage                                | V <sub>BAT(ov)</sub> | Increasing $V_{BAT}$ , $V_{SET(ov)} = 0 V$                                                             | 19.4                   | 22.4 | 25.4                   | V     |
| VBAT Overvoltage Hysteresis                     | $\Delta V_{BAT(ov)}$ | Percent of V <sub>BAT(ov)</sub> value set by V <sub>SET(ov)</sub>                                      | 9.0                    | _    | 15                     | %     |
| VBAT Overvoltage Gain Constant                  | K <sub>BAT(ov)</sub> | $V_{BAT(ov)} = (K_{BAT(ov)} \times V_{SET(ov)}) + V_{BAT(ov)}[0]$                                      | _                      | 12   | _                      | V/V   |
| VBAT Undervoltage                               | V <sub>BAT(uv)</sub> | Decreasing V <sub>BAT</sub>                                                                            | 5.0                    | 5.25 | 5.5                    | V     |
| VBAT Undervoltage Hysteresis                    | $\Delta V_{BAT(uv)}$ | Percent of V <sub>BAT(uv)</sub>                                                                        | 8.0                    | _    | 12                     | %     |
| VREG Undervoltage                               | $V_{REG(uv)}$        | Decreasing V <sub>REG</sub>                                                                            | 9.9                    | _    | 11.1                   | V     |
| VDSTH Input Range                               | V <sub>DSTH</sub>    |                                                                                                        | 0.5                    | _    | 3.0                    | V     |
| VDSTH Input Current                             | I <sub>DSTH</sub>    | V <sub>DSTH</sub> > 0.8 V                                                                              | 40                     | _    | 100                    | μΑ    |
| Short-to-Ground Threshold                       | $V_{STG(th)}$        | With a high-side driver "on", as $V_{SX}$ decreases, $V_{DRAIN}$ - $V_{SX}$ > $V_{STG}$ causes a fault | V <sub>DSTH</sub> -0.3 | 3 –  | V <sub>DSTH</sub> +0.2 | V     |
| Short-to-Battery Threshold                      | $V_{STB(th)}$        | With a low-side driver "on", as $V_{SX}$ increases, $V_{SX}$ - $V_{LSS}$ > $V_{STB}$ causes a fault    | V <sub>DSTH</sub> -0.3 | 3 –  | V <sub>DSTH</sub> +0.2 | V     |
| V <sub>DRAIN</sub> /Open Bridge Oper. Range     | $V_{DRAIN}$          | 7 V < V <sub>BAT</sub> < 40 V                                                                          | -0.3                   | _    | V <sub>BAT</sub> +2.0  | V     |
| V <sub>DRAIN</sub> /Open Bridge Current         | I <sub>VDRAIN</sub>  | 7 V < V <sub>BAT</sub> < 40 V                                                                          | 0                      | _    | 1.0                    | mA    |
| V <sub>DRAIN</sub> /Open Bridge Threshold Volt. | $V_{BDGO(th)}$       | If V <sub>DRAIN</sub> < V <sub>BDGOTH</sub> then a bridge fault occurs                                 | 1.0                    | _    | 3.0                    | V     |
| Thermal Shutdown Temp.                          | T₃                   |                                                                                                        | 160                    | 170  | 180                    | °C    |
| Thermal Shutdown Hysteresis                     | $\DeltaT_{J}$        |                                                                                                        | 7.0                    | 10   | 13                     | °C    |

NOTES: Typical Data and Typical Characteristics are for design information only.

Negative current is defined as coming out of (sourcing) the specified device terminal.

### **Terminal Functions**

| Terminal Name | Function                                                                | A3935KJP<br>(QLFP) | A3935KLQ<br>(SOIC) |
|---------------|-------------------------------------------------------------------------|--------------------|--------------------|
| CSP           | Current-sense input, positive-side                                      | 19                 | 1                  |
| VDSTH         | DC input, drain-to-source monitor threshold voltage                     | 20                 | 2                  |
| LSS           | Gate-drive source return, low-side                                      | 21                 | 3                  |
| GLC           | Gate-drive C output, low-side                                           | 22                 | 4                  |
| SC            | Load phase C input                                                      | 26                 | 5                  |
| GHC           | Gate-drive C output, high-side                                          | 27                 | 6                  |
| CC            | Bootstrap capacitor C                                                   | 28                 | 7                  |
| GLB           | Gate-drive B output, low-side                                           | 29                 | 8                  |
| SB            | Load phase B input                                                      | 30                 | 9                  |
| GHB           | Gate-drive B output, high-side                                          | 31                 | 10                 |
| СВ            | Bootstrap capacitor B                                                   | 32                 | 11                 |
| GLA           | Gate-drive A output, low-side                                           | 33                 | 12                 |
| SA            | Load phase A input                                                      | 34                 | 13                 |
| GHA           | Gate-drive A output, high-side                                          | 38                 | 14                 |
| CA            | Bootstrap capacitor A                                                   | 39                 | 15                 |
| VREG          | Gate drive supply, positive                                             | 40                 | 16                 |
| VDRAIN        | Kelvin connection to MOSFET high-side drains                            | 41                 | 17                 |
| VBOOST        | Boost supply output                                                     | 42                 | 18                 |
| BOOSTS        | Boost switch, source                                                    | 43                 | 19                 |
| BOOSTD        | Boost switch, drain                                                     | 44                 | 20                 |
| VBAT          | Battery supply, positive                                                | 46                 | 22                 |
| UVFLT         | VBAT undervoltage fault output                                          | 3                  | 23                 |
| OVFLT         | VBAT overvoltage fault output                                           | 4                  | 24                 |
| FAULT         | Active-low fault output, primary                                        | 5                  | 25                 |
| ALO           | Gate control input A, low-side                                          | 6                  | 26                 |
| AHI           | Gate control input A, high-side                                         | 7                  | 27                 |
| BHI           | Gate control input B, high-side                                         | 8                  | 28                 |
| BLO           | Gate control input B, low-side                                          | 9                  | 29                 |
| CLO           | Gate control input C, low-side                                          | 10                 | 30                 |
| CHI           | Gate control input C, high-side                                         | 11                 | 31                 |
| ENABLE        | Gate output enable                                                      | 12                 | 32                 |
| OVSET         | DC input, overvoltage threshold setting for VBAT                        | 15                 | 33                 |
| NC NC         | Not connected, no external connection allowed                           | 1,2,13,14,23,24,   |                    |
|               | st st st st st                                                          | 25,35,36,37,47,48  |                    |
| CSOUT         | Current-sense amplifier output                                          | 16                 | 34                 |
| VDD           | Logic supply, nominally +5 V                                            | 17                 | 35                 |
| CSN           | Current-sense input, negative-side                                      | 18                 | 36                 |
| GND           | Ground, dc supply returns, negative, and (for ED package) heat sink tab | 45                 | 21                 |

#### **Terminal Descriptions**

**AHI/BHI/CHI.** Direct control of high-side gate outputs GHA/GHB/GHC. Logic "1" drives the gate "on". Logic "0" pulls the gate down, turning off the external power MOSFET. Internally pulled down when terminal is open.

**ALO/BLO/CLO.** Direct control of low-side gate outputs GLA/GLB/GLC. Logic "1" drives the gate "on". Logic "0" pulls the gate down, turning off the external power MOSFET. Internally pulled down when terminal is open.

**BOOSTD.** Boost converter switch drain connection.

**BOOSTS.** Boost converter switch source connection.

**CA/CB/CC.** High-side connection for bootstrap capacitor, positive supply for high-side gate drive. The bootstrap capacitor is charged to VREG when the output Sx terminal is low. When the output swings high, the voltage on this terminal rises with the output to provide the boosted gate voltage needed for n-channel power MOSFETs.

**CSN.** Input for current-sense, differential amplifier, inverting, negative side. Kelvin connection for ground side of current-sense resistor.

**CSOUT.** Amplifier output voltage proportional to current sensed across an external low-value resistor placed in the ground-side of the power FET bridge.

**CSP.** Input for current-sense differential amplifier, non-inverting, positive side. Connected to positive side of sense resistor.

**ENABLE.** Logic "0" disables the gate control signals and switches off all the gate drivers "low" causing a "coast". Can be used in conjunction with the gate inputs to PWM the load current. Internally pulled down when terminal is open.

**FAULT.** Diagnostic logic output signal, when "low" indicates that one or more fault condition have occurred.

**GHA/GHB/GHC.** High-side gate-drive outputs for n-channel MOSFET drivers. External series gate resistors can control slew rate seen at the power driver gate; thereby, controlling the di/dt and dv/dt of Sx outputs.

**GLA/GLB/GLC.** Low-side gate drive outputs for external, n-channel MOSFET drivers. External series gate resistors can control slew rate.

**GND.** Ground or negative side of VDD and VBAT supplies.

**LSS.** Low-side gate driver returns. Connects to the common sources in the low-side of the power MOSFET bridge.

**OVFLT.** Logic "1" means that the VBAT exceeded the VBAT overvoltage trip point set by OVSET level. It will recover after a hysteresis below that maximum value. Normally has a high-impedance state.

**OVSET.** A positive, dc level that controls the VBAT overvoltage trip point. Usually, provided from precision resistor divider network between  $V_{\rm DD}$  and GND, but can be held grounded for a preset value. When terminal is open, sets unspecified but high overvoltage trip point.

**SA/SB/SC.** Directly connected to the motor terminals, these terminals sense the voltages switched across the load and are connected to the negative side of the bootstrap capacitors. Also, are the negative supply connection for the floating, high-side drivers.

**UVFLT.** Logic "1" means that VBAT is below its minimum value and will recover after a hysteresis above that minimum value. Has a high-impedance state. [If UVFLT and OVFLT are both in high-impedance state; then, at least, a thermal shutdown or VDD undervoltage has occurred.]

**VBAT.** Battery voltage, positive input and is usually connected to the motor voltage supply.

**VBOOST.** Boost converter output, nominally 16 V, is also input to regulator for VREG. Has internal boost current and boost voltage control loops. In high-voltage systems is approximately one diode drop below  $V_{\rm BAT}$ .

**VDD.** Logic supply, nominally +5 V.

**VDRAIN.** Kelvin connection for drain-to-source voltage monitor and is connected to high-side drains of MOSFET bridge. High impedance when terminal is open and registers as a short-to-ground fault on all motor phases.

**VDSTH.** A positive, dc level that sets the drain-to-source monitor threshold voltage. Internally pulled down when terminal is open.

**VREG.** High-side, gate-driver supply, nominally, 13.5 V. Has low-voltage dropout (LDO) feature.

#### **Functional Description**

**Motor Lead Protection.** A fault detection circuit monitors the voltage across the drain to source of the external MOSFETs. A fault is asserted "low" on the output terminal,  $\overline{FAULT}$ , if the drain-to-source voltage of any MOSFET that is instructed to turn on is greater than the voltage applied to the  $V_{DSTH}$  input terminal. When a high-side switch is turned on, the voltage from  $V_{DRAIN}$  to the appropriate motor phase output,  $V_{SX}$ , is examined. If the motor lead is shorted to ground before the high side is turned on, the measured voltage will exceed the threshold and the  $\overline{FAULT}$  terminal will go "low". Similarly, when a low-side MOSFET is turned on, the differential voltage between the motor phase (drain) and the LSS terminal (source) is monitored.  $V_{DSTH}$  is set by a resistor divider to  $V_{DD}$ .

The  $V_{DRAIN}$  is intended to be a Kelvin connection for the high-side, drain-source monitor circuit. Voltage drops across the power bus are eliminated by connecting an isolated PCB trace from the  $V_{DRAIN}$  terminal to the drain of the MOSFET bridge. This allows improved accuracy in setting the  $V_{DSTH}$  threshold voltage. The low-side, drain-source monitor uses the LSS terminal, rather than  $V_{DRAIN}$ , in comparing against  $V_{DSTH}$ . The A3935 merely reports these motor faults.

**Fault Outputs.** Transient faults on any of the fault outputs are to be expected during switching and will not disable the gate drive outputs. External circuitry or controller logic must determine if the faults represent a hazardous condition.

**FAULT.** This terminal will go active "low" when any of the following conditions occur:

V<sub>BAT</sub> overvoltage,

V<sub>BAT</sub> undervoltage,

V<sub>REG</sub> undervoltage,

Motor lead short-to-ground,

Motor lead short-to-supply (or battery),

Bridge (or V<sub>DRAIN</sub>) open,

V<sub>DD</sub> undervoltage, or

Thermal shutdown.

**OVFLT.** Asserts "high" when a  $V_{BAT}$  overvoltage fault occurs and resets "low" after a recovery hysteresis. It has a high-impedance state when a thermal shutdown or  $V_{DD}$  undervoltage occurs. The voltage at the OVSET terminal,  $V_{OVSET}$ , controls the  $V_{BAT}$  overvoltage set point  $V_{BAT(ov)}$ , i.e.,

 $\begin{aligned} V_{BAT(ov)} &= (K_{BAT(ov)} \ x \ V_{SET(ov)}) + V_{BAT(ov)}(0), \\ \text{where } K_{BAT(ov)} \ \text{is the gain} \ (12) \ \text{and} \ V_{BAT(ov)}(0) \ \text{is the value of} \\ V_{BAT(ov)} \ \text{when} \ V_{SET(ov)} \ \text{is zero} \ (\sim\!22.4). \ \text{For valid formula, all variables must be in range and below maximum operating specification.} \end{aligned}$ 

**UVFLT.** Asserts "high" when a  $V_{BAT}$  undervoltage fault occurs and resets "low" after a recovery hysteresis. It has a high-impedance state when a thermal shutdown or  $V_{DD}$  undervoltage occurs. OVFLT and UVFLT are mutually exclusive by definition

**Current Sensing.** A current-sense amplifier is provided to allow system monitoring of the load current. The differential amplifier inputs are intended to be Kelvin connected across a low-value sense resistor or current shunt. The output voltage is represented by:

 $V_{CSOUT} = (\ I_{LOAD}\ x\ A_V\ x\ R_S) + V_{OS}$  where  $V_{OS}$  is the output voltage calibrated at zero load current and  $A_V$  is the differential amplifier gain of about 19.2. If either the CSP or CSN pin is open, the CSOUT pin will go to its maximum positive level.

**Shutdown.** If a fault occurs because of excessive junction temperature or undervoltage on  $V_{DD}$  or  $V_{BAT}$ , all gate driver outputs are driven "low" until the fault condition is removed. In addition, the boost supply switch and the VREG are turned "off" until those undervoltages and junction temperatures recover.

**Boost Supply.**  $V_{BOOST}$  is controlled by an inner current-control loop, and by an outer voltage-feedback loop. The current-control loop turns "off" the boost switch for 5  $\mu$ s whenever the voltage across the boost current-sense resistor exceeds 500 mV. A diode reverse-recovery current flows through the sense resistor whenever the boost switch turns "on", which could turn it "off" again if not for the "blanking time" circuit. Adjustment of this external sense resistor determines the maximum current in the inductor. Whenever  $V_{BOOST}$  exceeds the predefined threshold, nominally 16 V, the boost switch is inhibited.



### **Functional Description (cont'd)**

#### **Input Logic**

| xLO | хHI    | GLx         | GHx                       | Mode of Operation                        |
|-----|--------|-------------|---------------------------|------------------------------------------|
| X   | X      | 0           | 0                         | All gate drive outputs low               |
| 0   | 0      | 0           | 0                         | Both gate drive outputs low              |
| 0   | 1      | 0           | 1                         | High side on                             |
| 1   | 0      | 1           | 0                         | Low side on                              |
| 1   | 1      | 0           | 0                         | XOR circuitry prevents shoot-through     |
|     | X<br>0 | X X 0 0 0 1 | X X 0 0 0 0 0 0 1 0 1 0 1 | X X 0 0<br>0 0 0 0<br>0 1 0 1<br>1 0 1 0 |

#### **Fault Responses**

| Fault Mode                         | ENABLE<br>Input | FAULT | OVFLT | UVFLT | Boost<br>Reg. | V <sub>REG</sub><br>Reg. | GHx | GLx |
|------------------------------------|-----------------|-------|-------|-------|---------------|--------------------------|-----|-----|
| No Fault                           | X               | 1     | 0     | 0     | ON            | ON                       | 1   | ①   |
| Short-to-Battery                   | 1②              | 0     | 0     | 0     | ON            | ON                       | 1   | ①   |
| Short-to-Ground                    | 13              | 0     | 0     | 0     | ON            | ON                       | ①   | ①   |
| Bridge (V <sub>DRAIN</sub> ) Fault | 1 4             | 0     | 0     | 0     | ON            | ON                       | ①   | ①   |
| V <sub>REG</sub> Undervoltage      | X               | 0     | 0     | 0     | ON            | ON                       | 1   | ①   |
| V <sub>BAT</sub> Overvoltage       | X               | 0     | 1     | 0     | OFF®          | ON                       | 1   | ①   |
| V <sub>BAT</sub> Undervoltage®     | X               | 0     | 0     | 1     | OFF           | OFF                      | 0   | 0   |
| V <sub>DD</sub> Undervoltage®      | X               | 0     | Z     | Z     | OFF           | OFF                      | 0   | 0   |
| Thermal Shutdown®                  | X               | 0     | Z     | Z     | OFF           | OFF                      | 0   | 0   |

NOTES: x = "Little x "indicates A, B, or C phase.

X = "Capital X" indicates a "don't care".

Z = High-impedance state.

- ① = Depends on xLO input, xHI input, and ENABLE. See Input Logic table.
- ② = Short-to-battery can only be detected when the corresponding GLx = 1. This fault is not detected when ENABLE = 0.
- $\Im = Short$ -to-ground can only be detected when the corresponding GHx = 1. This fault is not detected when ENABLE = 0.
- ④ = Bridge fault appears as a short-to-ground fault on all motor phases. This fault is not detected when ENABLE = 0.
- $\circ$  = Off, only because  $V_{BOOST} \approx V_{BAT}$  is above the voltage threshold of the regulator's voltage control loop.
- © = These faults are not only reported but action is taken by the internal logic to protect the A3935 and the system.

### Package JP, 48-Pin LQFP



### Package LQ, 36-Pin SOIC



### A3935KJP (LQFP)





### A3935KLQ (SOIC) 0.299 0.0140 0.291 GAUGE PLANE SEATING PLANE **Dimensions in Inches** (for reference only) 0.050 0.020 0.0315 0.016 0.011 0.606 0.598 0.414 0.398 0.0126 0.104 0.0091 0.096 0.0118 0.0039 7.60 0.355 7.40 GAUGE PLANE SEATING PLANE **Dimensions in Millimeters** (controlling dimensions) 1.27 O) TO B) 0.51 08.0 0.40 0.28 15.40 15.20 10.51 10.11 0.320.23, 0.30 0.10

NOTES: 1. Lead spacing tolerance is non-cumulative.

- 2. Exact body and lead configuration at vendor's option within limits shown.
- 3. Supplied in standard sticks/tubes of 31 devices or add "TR" to part number for tape and reel.

The products described here are manufactured under one or more U.S. patents or U.S. patents pending.

Allegro MicroSystems, Inc. reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current.

Allegro products are not authorized for use as critical components in life-support devices or systems without express written approval.

The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems, Inc. assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use.

