# **FEATURES:** - 256k x 32-bit EEPROM MCM - Rad-Pak® radiation-hardened against natural space radiation - Total dose hardness: - >100 krad (Si) - Dependent upon orbit - Excellent Single event effects - $SEL_{TH} > 84.7 \text{ MeV/mg/cm}^2$ - SEU > 26.6 MeV/mg/cm<sup>2</sup> read mode - SEU = 11.4 MeV/mg/cm<sup>2</sup> write mode - High endurance - 10,000 cycles/dword, 10 year data retention - Page Write Mode: 2 X 128 dword page - High Speed: - 200 and 250 ns maximum access times - Automatic programming - 15 ms automatic Page/dword write # 79LV0832 8 Megabit (256K x 32-Bit) Low Voltage EEPROM MCM ## **DESCRIPTION:** Maxwell Technologies' 79LV0832 multi-chip module (MCM) memory features a greater than 100 krad (Si) total dose tolerance, dependent upon orbit. Using Maxwell Technologies' patented radiation-hardened RAD-PAK® MCM packaging technology, the 79LV0832 is the first radiation-hardened 8 megabit MCM EEPROM for space application. The 79LV0832 uses eight 1 Megabit high speed CMOS die to yield an 8 megabit product. The 79LV0832 is capable of in-system electrical dword and page programmability. It has a 128 x 32 byte page programming function to make its erase and write operations faster. It also features Data Polling and a Ready/Busy signal to indicate the completion of erase and programming operations. In the 79LV0832, hardware data protection is provided with the RES pin. Software data protection is implemented using the JEDEC standard algorithm. Maxwell Technologies' patented Rad-Pak® packaging technology incorporates radiation shielding in the microcircuit package. It eliminates the need for box shielding while providing the required radiation shielding for a lifetime in orbit or space mission. In a GEO orbit, Rad-Pak®' provides greater than 100 krad (Si) radiation dose tolerance. This product is available with screening up to MAxwell Technologies self-defined Class K. TABLE 1. 79LV0832 PINOUT DESCRIPTION | Pin | Symbol | Description | |---------------------------------------------------------------------------------------------------|-----------------|-------------------------| | 84-77, 29-37 | ADDR0 to ADDR16 | Address Input | | 48-55, 66-73, 96,<br>1-7, 18-25 | I/O0 to I/O31 | Data Input/Output | | 61 | ŌĒ | Output Enable | | 41, 43 | CE0-1 | Chip Enable 0 through 1 | | 45 | WE | Write Enable | | 10, 17, 28, 40, 44,<br>58, 65, 76, 87, 93 | 3.3V | Power Supply | | 8, 9, 11-16, 26, 27,<br>38, 42, 46, 56, 57,<br>59, 60, 62-64, 74,<br>75, 85, 86, 88-92,<br>94, 95 | GND | Ground | | 39 | RDY/BUSY | Ready/Busy | | 47 | RES | Reset | TABLE 2. 79LV0832 ABSOLUTE MAXIMUM RATINGS | Parameter | Symbol | Min | TYP | Max | Unit | |------------------------------------------------|------------------|-------|-----|-----|-------| | Supply Voltage | V <sub>CC</sub> | -0.6 | | 7.0 | V | | Input Voltage | V <sub>IN</sub> | -0.51 | | 7.0 | V | | Package Weight | RP | | 45 | | Grams | | | RT | | 38 | | | | Thermal Impedance (RP and RT Packages; XP TBD) | Флс | | 3 | | °C/W | | Operating Temperature Range | T <sub>OPR</sub> | -55 | | 125 | °C | | Storage Temperature Range | T <sub>STG</sub> | -65 | | 150 | °C | <sup>1.</sup> $V_{IN}$ min = -3.0V for pulse width $\leq$ 50ns. TABLE 3. 79LV0832 RECOMMENDED DC OPERATING CONDITIONS | PARAMETER | Symbol | Min | Max | Unit | |-----------------------------|------------------|----------------------|--------------------|------| | Supply Voltage | V <sub>CC</sub> | 3.0 | 3.6 | V | | Input Voltage | $V_{\rm IL}$ | -0.3 <sup>1</sup> | 0.8 | V | | | $V_{IH}$ | 2.2 | $V_{CC} + 0.3$ | V | | RES_PIN | V <sub>H</sub> | V <sub>CC</sub> -0.5 | V <sub>CC</sub> +1 | V | | Operating Temperature Range | T <sub>OPR</sub> | -55 | 125 | °C | <sup>1.</sup> $V_{IL}$ min = -1.0V for pulse width $\leq$ 50 ns TABLE 4. DELTA LIMITS<sup>1</sup> | Parameter | Variation <sup>2</sup> | |------------------------------------|------------------------| | I <sub>CC1A</sub> | +/- 10 % | | I <sub>CC2A</sub> | +/- 10 % | | I <sub>CC2C</sub> | +/- 10 % | | I <sub>LI</sub> - ADDR, CE, OE, WE | +/- 10 % | | I <sub>Lo</sub> - D0 - D31 | +/- 10 % | <sup>1.</sup> Delta limits are calculated from test data taken at preburn-in and post burn-in as defined in MIL-STD-883 <sup>2.</sup> Specified value in Table 6 # TABLE 5. 79LV0832 CAPACITANCE $(T_A = 25 \, ^{\circ}C, f = 1 \, MHz)$ | PARAMETER | Symbol | Min | Max | Unit | |--------------------------------------------------------|-----------------------------------|-----|-----|------| | Input Capacitance: V <sub>IN</sub> = 0V <sup>1</sup> | C <sub>IN</sub> | | 6 | pF | | | C <sub>IN</sub> OE | | 6 | | | | C <sub>IN</sub> WE | | 6 | | | | C <sub>IN</sub> CE <sub>0-1</sub> | | 6 | | | | C <sub>IN</sub> A0-A16 | | 6 | | | | C <sub>IN</sub> RES | | 48 | | | Output Capacitance: V <sub>OUT</sub> = 0V <sup>1</sup> | C <sub>Out</sub> RDY/BSY | | 6 | pF | | | C <sub>O ut</sub> D0-D31 | | 12 | | #### 1. Guaranteed by design. # Table 6. 79LV0832 DC Electrical Characteristics $(V_{cc} = 3.3V \pm 10\%, T_A = -55 \text{ to } +125^{\circ}\text{C})$ | Parameter | TEST CONDITION | Symbol | Subgroups | Min | Max | Units | |--------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|-----------|----------------------|------------------|-------| | Input Leakage Current <sup>1</sup> | $V_{IN} = V_{CC}$ | I <sub>LI</sub> | 1, 2, 3 | | 42 | μA | | A0-A16, CE, WE, OE | $V_{IN} = V_{IH}$ | | | | 720 <sup>2</sup> | μA | | AU-ATO, CE, WE, CE | V <sub>IN</sub> =0V | | | | 720 <sup>2</sup> | μA | | Input Leakage Current<br>D0-D31 | V <sub>IN</sub> =V <sub>CC</sub> | I <sub>LI</sub> | 1, 2, 3 | | 4 | μA | | Output Leakage Current | $(V_{CC} = 3.6V, V_{OUT} = 3.6V/0.4V)$ | I <sub>LO</sub> | 1, 2, 3 | | 4 | μΑ | | Standby V <sub>CC</sub> Current <sup>1</sup> | $\overline{CE} = \overline{ADDR} = \overline{WE} = \overline{OE} = V_{CC}$ | I <sub>CC1A</sub> | 1, 2, 3 | | 80 | μA | | | CE = ADDR=WE=OE =V <sub>IH</sub> | I <sub>CC1B</sub> | | | 15 | mA | | | CE = V <sub>IH</sub> ; ADDR=WE=OE =0V | I <sub>CC1C</sub> | | | 15 | mA | | Operating V <sub>CC</sub> Current <sup>1,3</sup> | $\overline{OE}$ = 0V; ADDR= $\overline{WE}$ =V <sub>CC</sub><br>$I_{OUT}$ = 0mA, $\overline{CE}$ Duty = 100%,<br>Cycle = 1 us at V <sub>CC</sub> = 3.6V | I <sub>CC2A</sub> | 1, 2, 3 | | 24 | mA | | | OE =ADDR=WE=0V<br>$I_{OUT}$ = 0mA, CE Duty = 100%,<br>Cycle = 1 us at $V_{CC}$ = 3.6V | I <sub>CC2B</sub> | 1, 2, 3 | - | 40 | mA | | | $\overline{\text{OE}}$ = 0V; ADDR= $\overline{\text{WE}}$ =V <sub>CC</sub><br>I <sub>OUT</sub> = 0mA, $\overline{\text{CE}}$ Duty = 100%,<br>Cycle = 200 ns at V <sub>CC</sub> =3.6V | I <sub>CC2C</sub> | 1, 2, 3 | | 60 | mA | | | $\overline{OE}$ =ADDR= $\overline{WE}$ =0V<br>$I_{OUT}$ = 0mA, $\overline{CE}$ Duty = 100%,<br>Cycle = 200 ns at $V_{CC}$ = 3.6V | I <sub>CC2D</sub> | 1, 2, 3 | | 100 | mA | | Input Voltage | | V <sub>IL</sub><br>V <sub>IH</sub> | 1, 2, 3 | 2.2 | 0.8 | V | | RES_PIN | | $V_{H}$ | | V <sub>CC</sub> -0.5 | | | TABLE 6. 79LV0832 DC ELECTRICAL CHARACTERISTICS $(V_{cc} = 3.3V \pm 10\%, T_A = -55 \text{ to } +125^{\circ}\text{C})$ | Parameter | TEST CONDITION | Symbol | SUBGROUPS | Мім | Max | Units | |----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|-----------|-------------------------------------|----------------|------------------| | Output Voltage | Data Lines: $V_{CC}Min$ , $I_{OL}$ = 2.1mA<br>RDY/BSY_Line: $V_{CC}Min$ , $I_{OL}$ = 12mA<br>Data Lines: $V_{CC}Min$ , $I_{OH}$ = -400 $\mu$ A<br>RDY/BSY_Line: $V_{CC}Min$ , $I_{OH}$ = -12mA<br>All Outputs: $V_{CC}Min$ , $I_{OH}$ =-100uA | V <sub>OL</sub><br>V <sub>OL</sub><br>V <sub>OH</sub><br>V <sub>OH</sub> | 1, 2, 3 | 2.4<br>2.4<br>V <sub>CC</sub> -0.3V | 0.4<br>0.4<br> | V<br>V<br>V<br>V | <sup>1.</sup> All Inputs are tied to Vcc with a 5.5K $\Omega$ resistor, except for RES which is 30K $\Omega$ . - 2. For RES $I_{LI}$ =800uA max. - 3. Only one $\overline{CE}$ active (low) at a time Table 7. 79LV0832 AC Electrical Characteristics for Read Operation <sup>1</sup> $(V_{CC} = 3.3V \pm 10\%, T_A = -55 \text{ to } +125^{\circ}\text{C})$ | Parameter | Symbol | Subgroups | Min | Max | Unit | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----------|--------|------------|------| | Address Access Time $\overline{CE} = \overline{OE} = V_{IL}$ , $\overline{WE} = V_{IH}$ -200 -250 | t <sub>ACC</sub> | 9, 10, 11 | | 200<br>250 | ns | | Chip Enable Access Time $\overline{OE} = V_{IL}$ , $\overline{WE} = V_{IH}$ -200 -250 | t <sub>CE</sub> | 9, 10, 11 | <br> | 200<br>250 | ns | | Output Enable Access Time $\overline{CE} = V_{IL}$ , $\overline{WE} = V_{IH}$ -200 -250 | t <sub>OE</sub> | 9, 10, 11 | 0 | 110<br>120 | ns | | Output Hold to Address Change $\overline{CE} = \overline{OE} = V_{IL}, \overline{WE} = V_{IH}$ -200 -250 | t <sub>oh</sub> | 9, 10, 11 | 0 | | ns | | Output Disable to High-Z $^2$ $\overline{CE} = V_{IL}$ , $\overline{WE} = V_{IH}$ $-200$ $-250$ $\overline{CE} = \overline{OE} = V_{II}$ , $\overline{WE} = V_{IH}$ | t <sub>DF</sub> | 9, 10, 11 | 0<br>0 | 50<br>50 | ns | | -200<br>-250 | | 0 10 11 | 0 | 300<br>350 | | | RES to Output Delay $\overline{CE} = \overline{OE} = V_{IL}$ , $\overline{WE} = V_{IH}^3$ -200 -250 | $T_{RR}$ | 9, 10, 11 | 0 | 525<br>550 | ns | <sup>1.</sup> Test conditions: input pulse levels = 0.4V to 2.2V; input rise and fall times $\leq$ 20 ns; output load = 1 TTL gate + 100 pF (including scope and jig); reference levels for measuring timing = 0.8 V/1.8 V. <sup>2.</sup> $t_{DF}$ and $t_{DFR}$ are defined as the time at which the output becomes an open circuit and data is no longer driven. <sup>3.</sup> Guaranteed by design. # Table 8. 79LV0832 AC Electrical Characteristics Page/Dword Erase and Page/Dword Write Operation $(V_{cc} = 3.3V \pm 10\%, T_A = -55 \text{ to } +125^{\circ}\text{C})$ | Parameter | Symbol | Subgroups | M <sub>IN</sub> <sup>1</sup> | Max | Units | |------------------------------------------------------------|------------------|-----------|------------------------------|----------|-------| | Address Setup Time -200 -250 | t <sub>AS</sub> | 9, 10, 11 | 0 | <br> | ns | | Chip Enable to Write Setup Time (WE controlled) -200 -250 | t <sub>CS</sub> | 9, 10, 11 | 0<br>0 | <br> | ns | | Write Pulse Width CE controlled -200 -250 | t <sub>cw</sub> | 9, 10, 11 | 200<br>250 | | ns | | WE controlled -200 -250 | t <sub>WP</sub> | | 200<br>250 | | ns | | Address Hold Time -200 -250 | t <sub>AH</sub> | 9, 10, 11 | 200<br>250 | | ns | | Data Setup Time<br>-200<br>-250 | t <sub>DS</sub> | 9, 10, 11 | 150<br>200 | | ns | | Data Hold Time<br>-200<br>-250 | t <sub>DH</sub> | 9, 10, 11 | 10<br>10 | | ns | | Chip Enable Hold Time (WE controlled) -200 -250 | t <sub>CH</sub> | 9, 10, 11 | 0 | | ns | | Write Enable to Write Setup Time (CE controlled) -200 -250 | t <sub>ws</sub> | 9, 10, 11 | 0 | | ns | | Write Enable Hold Time (CE controlled) -200 -250 | t <sub>WH</sub> | 9, 10, 11 | 0 | <br> | ns | | Output Enable to Write Setup Time -200 -250 | t <sub>OES</sub> | 9, 10, 11 | 0<br>0 | | ns | | Output Enable Hold Time<br>-200<br>-250 | t <sub>OEH</sub> | 9, 10, 11 | 0<br>0 | | ns | | Write Cycle Time <sup>2</sup> -200 -250 | t <sub>WC</sub> | 9, 10, 11 | <br> | 15<br>15 | ms | 01.10.05 Rev 8 All data sheets are subject to change without notice # Table 8. 79LV0832 AC Electrical Characteristics Page/Dword Erase and Page/Dword Write Operation $(V_{cc} = 3.3V \pm 10\%, T_A = -55 \text{ to } +125^{\circ}\text{C})$ | Parameter | Symbol | Subgroups | M <sub>IN</sub> <sup>1</sup> | Max | Units | |----------------------------------------------------------|------------------|-----------|------------------------------|----------|-------| | Data Latch Time -200 -250 | t <sub>DL</sub> | 9, 10, 11 | 700<br>750 | <br> | ns | | Byte Load Window<br>-200<br>-250 | t <sub>BL</sub> | 9, 10, 11 | 100<br>200 | | μs | | Byte Load Cycle<br>-200<br>-250 | t <sub>BLC</sub> | 9, 10, 11 | 1<br>1 | 30<br>30 | μs | | Time to Device Busy -200 -250 | t <sub>DB</sub> | 9, 10, 11 | 100<br>120 | | ns | | Write Start Time <sup>3</sup> -200 -250 | t <sub>DW</sub> | 9, 10, 11 | 250<br>250 | | ns | | RES to Write Setup Time <sup>4</sup> -200 -250 | t <sub>RP</sub> | 9, 10, 11 | 100<br>100 | | μs | | V <sub>CC</sub> to RES Setup Time <sup>4</sup> -200 -250 | t <sub>RES</sub> | 9, 10, 11 | 1<br>1 | | μs | <sup>1.</sup> Use this device in a longer cycle than this value. <sup>2.</sup> $t_{WC}$ must be longer than this value unless polling techniques or RDY/BUSY are used. This device automatically completes the internal write operation within this value. <sup>3.</sup> Next read or write operation can be initiated after $t_{\text{DW}}$ if polling techniques or RDY/BUSY are used. <sup>4.</sup> Guaranteed by desgin. TABLE 9. 79LV0832 Mode Selection 1, 2 | Parameter | CE 3 | ŌĒ | WE | I/O | RES | RDY/BUSY | |---------------|-----------------|-----------------|-----------------|------------------|-----------------|-----------------------------------| | Read | V <sub>IL</sub> | $V_{\rm IL}$ | V <sub>IH</sub> | D <sub>OUT</sub> | $V_{H}$ | V <sub>OH</sub> | | Standby | V <sub>IH</sub> | Х | Х | High-Z | Х | V <sub>OH</sub> | | Write | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | D <sub>IN</sub> | $V_{H}$ | V <sub>OH</sub> > V <sub>OL</sub> | | Deselect | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IH</sub> | High-Z | $V_{H}$ | V <sub>OH</sub> | | Write Inhibit | Х | Х | V <sub>IH</sub> | | Х | | | | Х | V <sub>IL</sub> | Х | | Х | | | Data Polling | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | Data Out (I/O7) | $V_{H}$ | V <sub>OL</sub> | | Program Reset | Х | Х | Х | High-Z | V <sub>IL</sub> | V <sub>OH</sub> | - 1. X = Don't care. - 2. Refer to the recommended DC operating conditions. - 3. For $\overline{\text{CE}}_{0\text{-}1}$ only one $\overline{\text{CE}}$ can be enabled (Low) at a time. FIGURE 2. DWORD WRITE TIMING WAVEFORM (1) (WE CONTROLLED) FIGURE 3. DWORD WRITE TIMING WAVEFORM (2) (CE CONTROLLED) FIGURE 4. PAGE WRITE TIMING WAVEFORM (1) (WE CONTROLLED) FIGURE 5. PAGE WRITE TIMING WAVEFORM (2) (CE CONTROLLED)1,2 - 1) A7-A16 ARE PAGE ADDRESSES AND MUST BE THE SAME WITHIN A PAGE WRITE OPERATION - 2) Refer to Table 7 and 8 for timing characteristics FIGURE 6. DATA POLLING TIMING WAVEFORM<sup>1</sup> 1) REFER TO TABLE 7 AND 8 FOR TIMING CHARACTORISTICS CE WE t<sub>BLC</sub> $t_{WC}$ Address 5555 5555 Write address 2AAA Data Α0 Write data AA 55 FIGURE 7. SOFTWARE DATA PROTECTION TIMING WAVEFORM (1) (IN PROTECTION MODE)<sup>1</sup> 1) REPEAT THE DATA PATTERN IN EACH OF THE FOUR BYTES. FIGURE 8. SOFTWARE DATA PROTECTION WAVEFORM (2) (IN NON-PROTECTION MODE)<sup>1</sup> # FFPROM APPLICATION NOTES This application note describes the programming procedures for the EEPROM modules and with details of various techniques to preserve data integrity. #### **Automatic Page Write** Page-mode write feature allows 1 to 128 dwords of data to be written into the EEPROM in a single write cycle. Loading the first dword of data, the data load window opens 30µs for the second dword. In the same manner each additional dword of data can be loaded within $30\mu$ s of the preceding falling edge of either $\overline{WE}$ or $\overline{CE}$ . When $\overline{CE}$ and $\overline{WE}$ are kept # Low Voltage 8 Megabit (256K x 32-Bit) EEPROM MCM high for 100µs after data input, the EEPROM enters the write mode automatically and the data input is written into the EEPROM. # WE, CE Pin Operation <u>During a write cycle</u>, addresses are latched by the falling edge of <u>WE</u> or <u>CE</u>, and data is latched by the rising edge of <u>WE</u> or <u>CE</u>. #### **Data Polling** Data Polling function allows the status of the EEPROM to be determined. If EEPROM is set to read mode during a write cycle, an inversion of the last dword of data to be loaded outputs from I/O 7, 15, 23, 31 to indicate that the EEPROM is performing a write operation. ## RDY/Busy Signal RDY/Busy signal also allows a comparison operation to determine the status of the EEPROM. The RDY/Busy signal goes low ( $V_{OL}$ ) after the first write signal. At the end of the write cycle, the RDY/Busy returns to a high state ( $V_{OH}$ ). ## **RES** Signal When RES is LOW ( $V_L$ ), the EEPROM cannot be read or programmed. The EEPROM data must be protected by keeping RES low when $V_{CC}$ is power on and off. RES should be high ( $V_H$ ) during read and programming operations. #### **Data Protection** To protect the data during operation and power on/off, the EEPROM has the internal functions described below. #### 1. Data Protection at V<sub>CC</sub> on/off When $V_{CC}$ is turned on or off, noise on the control pins generated by external circuits, such as CPUs, may turn the EEPROM to programming mode by mistake. To prevent this unintentional programming, the EEPROM must be kept in an unprogrammable state during $V_{CC}$ on/off by using a CPU reset signal to RES pin. #### **Data Protection** To protect the data during operation and power on/off, the EEPROM has the internal functions described below. 1. Data Protection against Noise of Control Pins (CE, OE, WE) during Operation. During readout or standby, noise on the control pins may act as a trigger and turn the EEPROM to programming mode by mistake. To prevent this phenomenon, the EEPROM has a noise cancellation function that cuts noise if its width is 20ns or less in programming mode. Be careful not to allow noise of a width of more than 20ns on the control pins. # 2. RES Signal $\overline{\text{RES}}$ should be kept at $V_{SS}$ level when $V_{CC}$ is turned on or off. The EEPROM breaks off programming operation when $\overline{\text{RES}}$ become low, programming operation doesn't finish correctly in case that $\overline{\text{RES}}$ falls low during programming operation. $\overline{\text{RES}}$ should be kept high for 10 ms after the last data is input #### 3. Software Data Protection Enable The 79LV0832 contains a software controlled write protection feature that allows the user to inhibit all write operations to the device. This is useful in protecting the device from unwanted write cycles due to uncontrollable circuit noise or inadvertent writes caused by minor bus contentions. Software data protection is enabled by writing the following data sequence to the EEPROM and allowing the write cycle period ( $t_{WC}$ ) of 10ms to elapse: #### Software Data Protection Enable Sequence | Address | Data | |--------------|-------------| | 5555 | AA AA AA AA | | AAAA or 2AAA | 55 55 55 55 | | 5555 | A0 A0 A0 A0 | #### 4. Writing to the Memory with Software Data Protection Enabled To write to the device once Software protection is enabled, the enable sequence must precede the data to be written. This sequence allows the write to occur while at the same time keeping the software protection enabled #### Sequence for Writing Data with Software Protection Enabled. | Address | Data | |------------------|-------------------| | 5555 | AA AA AA | | AAAA or 2AAA | 55 55 55 55 | | 5555 | A0 A0 A0 A0 | | Write Address(s) | Normal Data Input | 01.10.05 Rev 8 All data sheets are subject to change without notice ### 5. Disabling Software Protection Software data protection mode can be disabled by inputting the following data sequence. Once the software protection sequence has been written, no data can be written to the memory until the write cycle (T<sub>wc</sub>) has elapsed. #### Software Protection Disable Sequence | Address | Data | |--------------|-------------| | 5555 | AA AA AA AA | | AAAA or 2AAA | 55 55 55 55 | | 5555 | 80 80 80 80 | | 5555 | AA AA AA AA | | AAAA or 2AAA | 55 55 55 55 | | 5555 | 20 20 20 20 | Devices are shipped in the "unprotected" state, meaning that the contents of the memory can be changed as required by the user. After the software data protection is enabled, the device enters the Protect Mode where no further write commands have any effect on the memory contents. 96-PIN RAD-PAK® QUAD FLAT PACKAGE | Symbol | Dimension | | | |--------|-----------|-------|-------| | | Min | Nом | Max | | А | .184 | .200 | .216 | | b | .010 | .012 | .013 | | С | | .009 | .012 | | D | 1.408 | 1.420 | 1.432 | | D1 | 1.162 | | | | е | .050 | | | | S1 | .129 | | | | L | | 2.528 | 2.543 | | L1 | 2.485 | 2.500 | 2.505 | | L2 | | 1.700 | | | A1 | .152 | .165 | .178 | | N | 96 | | | Note: All dimensions in inches 96 PIN RAD-TOLERANT QUAD FLAT PACKAGE | Symbol | DIMENSION | | | |--------|-----------|-------|-------| | | Min | Nом | Max | | А | .167 | .183 | .199 | | b | .010 | .012 | .013 | | С | | .009 | .012 | | D | 1.408 | 1.420 | 1.432 | | D1 | 1.162 | | | | е | .050 | | | | S1 | .129 | | | | L | | 2.528 | 2.543 | | L1 | 2.485 | 2.500 | 2.505 | | L2 | | 1.700 | | | A1 | .152 | .165 | .178 | | N | 96 | | | Note: All dimensions in inches 96 PIN XRAY® QUAD FLAT PACKAGE | Symbol | DIMENSION | | | |--------|-----------|-------|-------| | | Min | Nом | Max | | Α | .200 | .222 | .245 | | b | .007 | .010 | .013 | | С | .009 | .009 | .012 | | D | 1.690 | 1.707 | 1.725 | | D1 | 1.150 | | | | е | 0.050 | | | | S1 | .278 | | | | L | 3.000 | 3.020 | 3.040 | | L1 | 2.985 | 3.000 | 3.005 | | L2 | 2.090 | 2.200 | 2.210 | | A1 | .115 | .130 | .145 | | N | 96 | | | Note: All dimensions in inches # Low Voltage 8 Megabit (256K x 32-Bit) EEPROM MCM #### Important Notice: These data sheets are created using the chip manufacturers published specifications. Maxwell Technologies verifies functionality by testing key parameters either by 100% testing, sample testing or characterization. The specifications presented within these data sheets represent the latest and most accurate information available to date. However, these specifications are subject to change without notice and Maxwell Technologies assumes no responsibility for the use of this information. Maxwell Technologies' products are not authorized for use as critical components in life support devices or systems without express written approval from Maxwell Technologies. Any claim against Maxwell Technologies must be made within 90 days from the date of shipment from Maxwell Technologies. Maxwell Technologies' liability shall be limited to replacement of defective parts. # **Product Ordering Options** <sup>1)</sup> Products are manufactured and screened to Maxwell Technologies self-defined Class H and Class K flows.