# UT54ACS164245S

# RadHard Schmitt CMOS 16-bit Bidirectional MultiPurpose Transceiver Datasheet



April, 2002

## **FEATURES**

- Voltage translation
  - 5V bus to 3.3V bus
  - 3.3V bus to 5V bus
- · Cold sparing
  - $1M\Omega$  minimum input impedance power-off
- 0.6µm Commercial RadHard<sup>TM</sup> CMOS
  - Total dose: 100K rad(Si)
  - Single Event Latchup immune
- High speed, low power consumption
- Schmitt trigger inputs to filter noisy signals
- Available QML Q or V processes
- Standard Microcircuit Drawing 5962-98580
- Package:
  - 48-lead flatpack, 25 mil pitch (.390 x .640)

# DESCRIPTION

The 16-bit wide UT54ACS164245S MultiPurpose transceiver is built using UTMC's Commercial RadHard<sup>TM</sup> epitaxial CMOS technology and is ideal for space applications. This high speed, low power UT54ACS164245S transceiver is designed to perform multiple functions including: asynchronous two-way communication, signal buffering, voltage translation, and cold sparing. With V<sub>DD</sub> equal to zero volts, the UT54ACS164245S outputs and inputs present a minimum impedance of  $1M\Omega$  making it ideal for "cold spare" applications. Balanced outputs and low "on" output impedance make the UT54ACS164245S well suited for driving high capacitance loads and low impedance backplanes. The UT54ACS164245S enables system designers to interface 3.3 volt CMOS compatible components with 5 volt CMOS components. For voltage translation, the A port interfaces with the 3.3 volt bus; the B port interfaces with the 5 volt bus. The direction control (DIRx) controls the direction of data flow. The output enable (OEx) overrides the direction control and disables both ports. These signals can be driven from either port A or B. The direction and output enable controls operate these devices as either two independent 8-bit transceivers or one 16-bit transceiver.

## LOGIC SYMBOL



## PIN DESCRIPTION

| Pin Names       | Description                                  |
|-----------------|----------------------------------------------|
| <del>OE</del> x | Output Enable Input (Active Low)             |
| DIRx            | Direction Control Inputs                     |
| xAx             | Side A Inputs or 3-State Outputs (3.3V Port) |
| xBx             | Side B Inputs or 3-State Outputs (5V Port)   |

## **FUNCTION TABLE**

| ENABLE<br>OEx | DIRECTION<br>DIRx | OPERATION       |
|---------------|-------------------|-----------------|
| L             | L                 | B Data To A Bus |
| L             | н                 | A Data To B Bus |
| н             | Х                 | Isolation       |

### **PINOUTS**

# 48-Lead Flatpack Top View



## POWER TABLE<sup>1</sup>

| Port B          | Port A          | OPERATION          |
|-----------------|-----------------|--------------------|
| 5 Volts         | 3.3 Volts       | Voltage Translator |
| 5 Volts         | 5 Volts         | Non Translating    |
| 3.3 Volts       | 3.3 Volts       | Non Translating    |
| V <sub>SS</sub> | V <sub>SS</sub> | Cold Spare         |
| V <sub>SS</sub> | 3.3V or 5V      | Port B Cold Spare  |

### NOTE:

1.  $V_{DD2}$  cannot be tied to  $V_{SS}$  while power is applied to  $V_{DD1}$ .

Control signals DIRx and  $\overline{OEx}$  are 5 volt tolerant inputs. When  $V_{DD2}$  is at 3.3 volts, either 3.3 or 5 volt CMOS logic levels can be applied to all control inputs. For proper operation connect power to all  $V_{DD}$  and ground all  $V_{SS}$  pins (i.e., no floating  $V_{DD}$  or  $V_{SS}$  input pins). Tie unused inputs to  $V_{SS}$ . If  $V_{DD1}$  and  $V_{DD2}$  are not powered up together, then  $V_{DD2}$  should be powered up first for proper control of  $\overline{OE}$  and  $\overline{DIR}$ . Until  $V_{DD2}$  reaches  $2.75V \pm 5\%$ , control of the outputs by  $\overline{OE}$  and  $\overline{DIR}$  cannot be guaranteed. During operation of the part, after power up, insure  $V_{DD1} \ge V_{DD2}$ . Tie unused inputs to  $V_{SS}$ .

# LOGIC DIAGRAM



# RADIATION HARDNESS SPECIFICATIONS <sup>1</sup>

| PARAMETER                    | LIMIT  | UNITS                   |
|------------------------------|--------|-------------------------|
| Total Dose                   | 1.0E5  | rad(Si)                 |
| SEL Latchup                  | >120   | MeV-cm <sup>2</sup> /mg |
| Neutron Fluence <sup>2</sup> | 1.0E14 | n/cm <sup>2</sup>       |

#### **Notes:**

- 1. Logic will not latchup during radiation exposure within the limits defined in the table.
- 2. Not tested, inherent of CMOS technology.

# ABSOLUTE MAXIMUM RATINGS $^{1}$

| SYMBOL             | PARAMETER                           | LIMIT (Mil only)          | UNITS |
|--------------------|-------------------------------------|---------------------------|-------|
| $V_{\rm I/O}$      | Voltage any pin                     | 3 to V <sub>DD1</sub> +.3 | V     |
| $V_{\mathrm{DD1}}$ | Supply voltage                      | -0.3 to 6.0               | V     |
| $V_{\mathrm{DD2}}$ | Supply voltage                      | -0.3 to 6.0               | V     |
| $T_{STG}$          | Storage Temperature range           | -65 to +150               | °C    |
| $T_J$              | Maximum junction temperature        | +175                      | °C    |
| $\Theta_{ m JC}$   | Thermal resistance junction to case | 20                        | °C/W  |
| $I_{\mathbf{I}}$   | DC input current                    | ±10                       | mA    |
| $P_{D}$            | Maximum power dissipation           | 1                         | W     |

## Note:

# **DUAL SUPPLY OPERATING CONDITIONS**

| SYMBOL             | PARAMETER             | LIMIT                    | UNITS |
|--------------------|-----------------------|--------------------------|-------|
| V <sub>DD1</sub>   | Supply voltage        | 3.0 to 3.6 or 4.5 to 5.5 | V     |
| $V_{\mathrm{DD2}}$ | Supply voltage        | 3.0 to 3.6 or 4.5 to 5.5 | V     |
| $V_{IN}$           | Input voltage any pin | 0 to V <sub>DD1</sub>    | V     |
| $T_{C}$            | Temperature range     | -55 to + 125             | °C    |

<sup>1.</sup> Stresses outside the listed absolute maximum ratings may cause permanent damage to the device. This is a stress rating only, functional operation of the device at these or any other conditions beyond limits indicated in the operational sections is not recommended. Exposure to absolute maximum rating conditions for extended periods may affect device reliability and performance.

# DC ELECTRICAL CHARACTERISTICS $^{\mathrm{1}}$

 $(\ \text{-55}^{\circ}C < T_C < +125^{\circ}C)\ (T_C = \text{-55}^{\bullet}C\ \underline{to}\ +125^{\bullet}C\ for\ ''C''\ screening\ and\ \text{-40}^{\bullet}C\ to\ +125^{\bullet}C\ for\ ''W''\ screening)$ 

| SYMBOL           | PARAMETER                                              | CONDITION                                                    | MIN                                            | MAX               | UNIT |
|------------------|--------------------------------------------------------|--------------------------------------------------------------|------------------------------------------------|-------------------|------|
| $V_T^+$          | Schmitt Trigger, positive going threshold <sup>2</sup> | V <sub>DD</sub> from 3.00 to 5.5                             |                                                | .7V <sub>DD</sub> | V    |
| V <sub>T</sub> - | Schmitt Trigger, negative going threshold <sup>2</sup> | V <sub>DD</sub> from 3.00 to 5.5                             | .3V <sub>DD</sub>                              |                   | V    |
| $V_{H1}$         | Schmitt Trigger range of hysteresis <sup>10</sup>      | V <sub>DD</sub> from 4.5 to 5.5                              | 0.6                                            |                   | V    |
| $V_{H2}$         | Schmitt Trigger range of hysteresis <sup>10</sup>      | V <sub>DD</sub> from 3.00 to 3.6                             | 0.4                                            |                   | V    |
| $I_{IN}$         | Input leakage current <sup>10</sup>                    | $V_{DD}$ from 3.6 to 5.5<br>$V_{IN} = V_{DD}$ or $V_{SS}$    | -1                                             | 3                 | μА   |
| $I_{OZ}$         | Three-state output leakage current <sup>10</sup>       | $V_{DD}$ from 3.6 to 5.5<br>$V_{IN} = V_{DD}$ or $V_{SS}$    | -1                                             | 3                 | μΑ   |
| $I_{CS}$         | Cold sparing leakage current <sup>3</sup>              | $V_{IN} = 5.5$ $V_{DD} = V_{SS}$                             | -1                                             | 5                 | μΑ   |
| $I_{OS1}$        | Short-circuit output current <sup>6, 11</sup>          | $V_O = V_{DD}$ or $V_{SS}$<br>$V_{DD}$ from 4.5 to 5.5       | -200                                           | 200               | mA   |
| $I_{OS2}$        | Short-circuit output current <sup>6, 11</sup>          | $V_O = V_{DD}$ or $V_{SS}$<br>$V_{DD}$ from 3.00 to 3.6      | -100                                           | 100               | mA   |
| $V_{OL1}$        | Low-level output voltage <sup>4, 10</sup>              | $I_{OL}$ = 8mA<br>$I_{OL}$ = 100 $\mu$ A<br>$V_{DD}$ = 4.5   |                                                | 0.4               | V    |
| V <sub>OL2</sub> | Low-level output voltage <sup>4, 10</sup>              | $I_{OL} = 8mA$ $I_{OL} = 100\mu A$ $V_{DD} = 3.00$           |                                                | 0.5               | V    |
| V <sub>OH1</sub> | High-level output voltage <sup>4, 10</sup>             | $I_{OH}$ = -8mA<br>$I_{OH}$ = -100 $\mu$ A<br>$V_{DD}$ = 4.5 | V <sub>DD</sub> - 0.7<br>V <sub>DD</sub> - 0.2 |                   | V    |
| V <sub>OH2</sub> | High-level output voltage <sup>4, 10</sup>             | $I_{OH} = -8mA$ $I_{OH} = -100\mu A$ $V_{DD} = 3.00$         | V <sub>DD</sub> - 0.9<br>V <sub>DD</sub> - 0.2 |                   | V    |

| P <sub>total1</sub> | Power dissipation <sup>5,7,8</sup>                                                                               | $C_L = 50 pF$<br>$V_{DD}$ from 4.5 to 5.5                                                                               | 2.0              | mW/<br>MHz     |
|---------------------|------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|------------------|----------------|
| P <sub>total2</sub> | Power dissipation <sup>5, 7, 8</sup>                                                                             | $C_L = 50 pF$<br>$V_{DD}$ from 3.00 to 3.6                                                                              | 1.5              | mW/<br>MHz     |
| I <sub>DD</sub>     | Standby Supply Current V <sub>DD1</sub> or V <sub>DD2</sub> Pre-Rad 25°C  Pre-Rad -55°C to +125°C  Post-Rad 25°C | $V_{IN} = V_{DD}$ or $V_{SS}$ $V_{DD} = 5.5$ $\overline{OE} = V_{DD}$ $\overline{OE} = V_{DD}$ $\overline{OE} = V_{DD}$ | 10<br>100<br>500 | μΑ<br>μΑ<br>μΑ |
| C <sub>IN</sub>     | Input capacitance <sup>9</sup>                                                                                   | f = 1MHz @ 0V<br>V <sub>DD</sub> from 3.00 to 5.5                                                                       | 15               | pF             |
| C <sub>OUT</sub>    | Output capacitance <sup>9</sup>                                                                                  | f = 1MHz @ 0V<br>V <sub>DD</sub> from 3.00 to 5.5                                                                       | 15               | pF             |

#### Notes

- 1. All specifications valid for radiation dose ≤ 1E5 rad(Si) per MIL-STD-883, Method 1019.
- 2. Functional tests are conducted in accordance with MIL-STD-883 with the following input test conditions:  $V_{IH} = V_{IH}(min) + 20\%$ , 0%;  $V_{IL} = V_{IL}(max) + 0\%$ , 50%, as specified herein, for TTL, CMOS, or Schmitt compatible inputs. Devices may be tested using any input voltage within the above specified range, but are guaranteed to  $V_{IH}(\underline{min})$  and  $V_{IL}(max)$ .
- 3. All combinations of OEx and DIRx
- 4. Per MIL-PRF-38535, for current density ≤ 5.0E5 amps/cm <sup>2</sup>, the maximum product of load capacitance (per output buffer) times frequency should not exceed 3,765 pF-MHz.
- 5. Guaranteed by characterization.
- 6. Not more than one output may be shorted at a time for maximum duration of one second.
- 7. Power does not include power contribution of any CMOS output sink current.
- 8. Power dissipation specified per switching output.
- 9.Capacitance measured for initial qualification and when design changes may affect the value. Capacitance is measured between the designated terminal and V<sub>SS</sub> at frequency of 1MHz and a signal amplitude of 50mV rms maximum.
- 10.Guaranteed; tested on a sample of pins per device.
- 11. Supplied as a design limit, but not guaranteed or tested.

6

# AC ELECTRICAL CHARACTERISTICS<sup>1</sup> (Port B = 5 Volt, Port A = 3.3 Volt)

 $(V_{DD1} = 5V \pm 10\%; \ V_{DD2} = 3.00V \ to \ 3.6V, -55^{\circ}C < T_{C} < +125^{\circ}C) \ \ (\textbf{T}_{C} = \textbf{-55}^{\bullet}C \ \underline{\textbf{to}} \ +125^{\bullet}C \ \textbf{for} \ "C" \ \textbf{screening and -40^{\bullet}C \ to +125^{\bullet}C \ for "W" \ \textbf{screening}}) \ \ \textbf{(V}_{DD1} = \textbf{(V}_{DD1} = \textbf{(V}_{DD1} = \textbf{(V}_{DD2} = \textbf{($ 

| SYMBOL                        | PARAMETER                                                  | MINIMUM | MAXIMUM | UNIT |
|-------------------------------|------------------------------------------------------------|---------|---------|------|
| t <sub>PLH</sub>              | Propagation delay Data to Bus                              | 1       | 20      | ns   |
| t <sub>PHL</sub>              | Propagation delay Data to Bus                              | 1       | 20      | ns   |
| t <sub>PZL</sub>              | Output enable time OEx to Bus                              | 1       | 18      | ns   |
| t <sub>PZH</sub>              | Output enable time OEx to Bus                              | 1       | 18      | ns   |
| t <sub>PLZ</sub>              | Output disable time OEx to Bus high impedance              | 1       | 20      | ns   |
| t <sub>PHZ</sub>              | Output disable time $\overline{OE}x$ to Bus high impedance | 1       | 20      | ns   |
| t <sub>PZL</sub> <sup>2</sup> | Output enable time DIRx to Bus                             | 1       | 18      | ns   |
| t <sub>PZH</sub> <sup>2</sup> | Output enable time DIRx to Bus                             | 1       | 18      | ns   |
| t <sub>PLZ</sub> <sup>2</sup> | Output disable time DIRx to Bus high impedance             | 1       | 20      | ns   |
| t <sub>PHZ</sub> <sup>2</sup> | Output disable time DIRx to Bus high impedance             | 1       | 20      | ns   |

- 1. All specifications valid for radiation dose ≤ 1E5 rad(Si) per MIL-STD-883, Method 1019.
- 2. DIRx to bus times are guaranteed by design, but not tested. OEx to bus times are tested.



# AC ELECTRICAL CHARACTERISTICS<sup>1</sup> (Port A = Port B, 5 Volt Operation)

 $(V_{DD1} = 5V \pm 10\%; \, V_{DD2} = \ 5.0V \pm 10\%, \, -55^{\circ}C < T_{C} < +125^{\circ}C)$ 

| SYMBOL                        | PARAMETER                                                  | MINIMUM | MAXIMUM | UNIT |
|-------------------------------|------------------------------------------------------------|---------|---------|------|
| t <sub>PLH</sub>              | Propagation delay Data to Bus                              | 1       | 15      | ns   |
| t <sub>PHL</sub>              | Propagation delay Data to Bus                              | 1       | 15      | ns   |
| t <sub>PZL</sub>              | Output enable time $\overline{OE}x$ to Bus                 | 1       | 12      | ns   |
| t <sub>PZH</sub>              | Output enable time OEx to Bus                              | 1       | 12      | ns   |
| t <sub>PLZ</sub>              | Output disable time OEx to Bus high impedance              | 1       | 15      | ns   |
| t <sub>PHZ</sub>              | Output disable time $\overline{OE}x$ to Bus high impedance | 1       | 15      | ns   |
| t <sub>PZL</sub> <sup>2</sup> | Output enable time DIRx to Bus                             | 1       | 12      | ns   |
| t <sub>PZH</sub> <sup>2</sup> | Output enable time DIRx to Bus                             | 1       | 12      | ns   |
| t <sub>PLZ</sub> <sup>2</sup> | Output disable time DIRx to Bus high impedance             | 1       | 15      | ns   |
| t <sub>PHZ</sub> <sup>2</sup> | Output disable time DIRx to Bus high impedance             | 1       | 15      | ns   |

- 1. All specifications valid for radiation dose ≤ 1E5 rad(Si) per MIL-STD-883, Method 1019.
- 2. DIRx to bus times are guaranteed by design, but not tested. OEx to bus times are tested





# AC ELECTRICAL CHARACTERISTICS $^1$ (Port A = Port B, 3.3 Volt Operation) (V<sub>DD1</sub> = 3.00V to 3.6V; V<sub>DD2</sub> = 3.00V to 3.6V, -55 °C < T<sub>C</sub> < +125 °C)

| SYMBOL                        | PARAMETER                                      | MINIMUM | MAXIMUM | UNIT |
|-------------------------------|------------------------------------------------|---------|---------|------|
| t <sub>PLH</sub>              | Propagation delay Data to Bus                  | 1       | 20      | ns   |
| t <sub>PHL</sub>              | Propagation delay Data to Bus                  | 1       | 20      | ns   |
| t <sub>PZL</sub>              | Output enable time OEx to Bus                  | 1       | 18      | ns   |
| t <sub>PZH</sub>              | Output enable time OEx to Bus                  | 1       | 18      | ns   |
| t <sub>PLZ</sub>              | Output disable time OEx to Bus high impedance  | 1       | 20      | ns   |
| t <sub>PHZ</sub>              | Output disable time OEx to Bus high impedance  | 1       | 20      | ns   |
| t <sub>PZL</sub> <sup>2</sup> | Output enable time DIRx to Bus                 | 1       | 18      | ns   |
| t <sub>PZH</sub> <sup>2</sup> | Output enable time DIRx to Bus                 | 1       | 18      | ns   |
| t <sub>PLZ</sub> <sup>2</sup> | Output disable time DIRx to Bus high impedance | 1       | 20      | ns   |
| t <sub>PHZ</sub> <sup>2</sup> | Output disable time DIRx to Bus high impedance | 1       | 20      | ns   |

- 1. All specifications valid for radiation dose ≤ 1E5 rad(Si) per MIL-STD-883, Method 1019. 2. DIRx to bus times are guaranteed by design, but not tested. OEx to bus times are tested.



# **PACKAGE**



- 1. All exposed metalized areas are gold plated over electroplated nickel per MIL-PRF-38535.
- 2. The lid is electrically connected to VSS.
- 3. Lead finishes are in accordance with MIL-PRF-38535.
- 4. Lead position and colanarity are not measured.
- ID mark symbol is vendor option.
- With solder, increase maximum by 0.003.

Figure 1. 48-Lead Flatpack

# **ORDERING INFORMATION**

# UT54ACS164245S: SMD



#### Notes

1. Total dose radiation must be specified when ordering. QML Q and QML V not available without radiation hardening.

## UT54ACS164245S



- 1. Military Temperature Range flow per UTMC Manufacturing Flows Document. Devices are tested -55C, room temp, and 125C. Radiation n either tested nor guaranteed
- nor guaranteed.
  2. Prototype flow per UTMC Manufacturing Flows Document Tested at 25C only. Lead finish is gold only.
- 3. Extended Industrial Temperature Range Flow per UTMC Manufacturing Flows Document. Devices are tested at - $40^{\circ}$ C, room temp, and + $125^{\circ}$ C. Radiation is neither tested nor guaranteed