# 56F8023

# Preliminary Chip Errata

### **56F8023 Digital Signal Controller** This document reports errata information on chip revision A. Errata numbers are in the form <u>n.m.</u>, where <u>n</u> is the

This document reports errata information on chip revision A. Errata numbers are in the form <u>n.m.</u>, where <u>n</u> is the number of the errata item and <u>m</u> identifies the document revision number. This document is a pre-publication draft.

### **Chip Revision A Errata Information:**

The following errata items apply only to Revision A 56F8023 devices.

| Errata<br>Number | Description                                                                                                                                                                                                                                                                                               | Impact and Work Around                                                                                                                                                                                                                                                                            |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1.0              | In the DAC, the up/down<br>counter which implements<br>waveform generation in<br>automatic mode in the DAC<br>gasket does not handle negative<br>numbers.                                                                                                                                                 | Impact:<br>Down counting to a negative number will wrap the counter and continue down<br>counting.<br>Work Around:<br>Adjust MAXVAL, MINVAL, and/or STEP size so the terminal value while down<br>counting is positive or zero.                                                                   |
| 2.0              | I <sup>2</sup> C fails to detect arbitration loss<br>when the loss occurs while the<br>ACK bit of data bytes is received<br>in master RX mode.                                                                                                                                                            | Impact:<br>No impact on bus behavior.<br>Arbitration loss software counters will not be accurate in this situation.<br>Work Around:<br>None available.                                                                                                                                            |
| 3.0              | Some I <sup>2</sup> C slave TX FIFO<br>flushes don't interrupt the CPU.                                                                                                                                                                                                                                   | Impact:<br>If the number of bytes written to the TX FIFO exceeds the number of data bytes<br>retrieved by the remote master, there is no CPU indication that the excess data bytes<br>were flushed from the TX FIFO.<br>Software must accommodate this behavior<br>Work Around:<br>None available |
| 4.0              | I <sup>2</sup> C ACKs its own address and<br>data during general calls when<br>both master and slave are<br>enabled and the module initiates<br>the general call. This means the<br>transmission will always be<br>completed and it's impossible to<br>determine if another device is<br>ACKing the call. | Impact:<br>Since the module always ACKs the general call address and data in the scenario, the<br>module will never know if any of the other nodes NACKed the general call.<br>Use work around until fixed.<br>Work Around:<br>Disable slave mode prior to initiating a general call.             |



### Chip Revision A Errata Information:

The following errata items apply only to Revision A 56F8023 devices.

| Errata<br>Number | Description                                                                                                                                                                                                                                                                                                   | Impact and Work Around                                                                                                                                                                                                                                                                                                                                                                                     |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5.0              | Although required by the Philips<br>spec, the I <sup>2</sup> C does not reset its<br>bus logic, and thereby prepare to<br>receive address following an<br>unexpected START or repeated<br>START. An unexpected START<br>or repeated START is one that is<br>not positioned according to the<br>proper format. | <ul> <li>Impact:<br/>Avoid all unexpected START conditions. Typically, this is not an issue in a single master system. In a multi-master system, avoid an unexpected START by powering up all master I<sup>2</sup>Cs while the bus remains idle or by initiating master activity in a newly powered up master only when the bus is idle.</li> <li>Work Around:<br/>Use work around until fixed.</li> </ul> |
| 6.0              | The I <sup>2</sup> C bus locks up when disabled in slave TX mode.                                                                                                                                                                                                                                             | Impact:         Same as description.         Work Around:         The user's software must ensure that slv_activity and mst_activity are deasserted when disabling the module. To prevent this problem, follow the full module disabling procedure outlined in documentation.                                                                                                                              |
| 7.0              | If you power up the $I^2C$ in<br>master mode and write to the TX<br>FIFO for the first time while the<br>bus is not idle, the $I^2C$ may<br>transmit onto the non-idle bus.                                                                                                                                   | Impact:<br>Same as description.<br>Work Around:<br>If it's possible to power up the module while the bus is busy, the user should monitor<br>for I <sup>2</sup> C bus STOP detection or idle conditions before writing to the TX FIFO for the<br>first time.                                                                                                                                               |
| 8.0              | I <sup>2</sup> C may deassert interrupts<br>during module disabling.                                                                                                                                                                                                                                          | Impact:<br>Same as description; reported to inform user of related module functionality.<br>Work Around:<br>Once enabled, if I <sup>2</sup> C is disabled, the user's software must be able to manage the<br>possible deassertion of asserted interrupt outputs.                                                                                                                                           |
| 9.0              | I <sup>2</sup> C prematurely releases SCL in slave TX abort, causing all-ones data to be clocked out.                                                                                                                                                                                                         | Impact:<br>Same as description.<br>Work Around:<br>While operating in slave transmitter mode, do not write a read command to the TX<br>FIFO .                                                                                                                                                                                                                                                              |
| 10.0             | I <sup>2</sup> C provides only one IPBus<br>clock period of noise<br>suppression.                                                                                                                                                                                                                             | Impact:<br>Same as description.<br>Work Around:<br>Ensure that noise spikes do not exceed one IPBus clock period.                                                                                                                                                                                                                                                                                          |

## Chip Revision A Errata Information:

| Errata<br>Number | Description                                                                                                                                     | Impact and Work Around                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 11.0             | If the I <sup>2</sup> C is generating a STOP<br>condition on the bus, the CPU<br>cannot write to the TX FIFO<br>following a transmit abort.     | <ul> <li>Impact:<br/>Same as description.</li> <li>Work Around:</li> <li>If a transmit abort interrupt service routing needs to write data to the TX FIFO, poll<br/>the STAT register's ACT bit (bit 0) until the bit is zero, before writing to the TX<br/>FIFO.</li> <li>This work around is needed only if the TX abort source generates a STOP condition<br/>on the bus. The following TX abort sources generate STOP conditions: RNORST,<br/>SACKDET, GCREAD, GCNACK, TDNACK, AD2NACK, AD1NACK, and<br/>AD7NACK.</li> </ul> |
| 12.0             | In the ADC, $V_{REFL}$ and $V_{REFH}$ functions are attached to the wrong ADC channels and thus are pinned out on the wrong external GPIO pads. | This errata will be corrected in Revision B of the device (production version).                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 13.0             | ROSC exceeds its -3%<br>frequency variation spec when<br>operating below -20°C.                                                                 | Impact:<br>The SCI interface can malfinction if the part is operating on the ROSC and the<br>frequency variation spec is violated.<br>Work Around:<br>Avoid using the SCI or other frequency critical functionality when operating below<br>-20°C.                                                                                                                                                                                                                                                                               |

The following errata items apply only to Revision A 56F8023 devices.

#### How to Reach Us:

Home Page: www.freescale.com

E-mail: support@freescale.com

#### USA/Europe or Locations Not Listed:

Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 +1-800-521-6274 or +1-480-768-2130 support@freescale.com

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064, Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com

#### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 1-800-441-2447 or 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com RoHS-compliant and/or Pb-free versions of Freescale products have the functionality and electrical characteristics of their non-RoHS-compliant and/ or non-Pb-free counterparts. For further information, see <u>http://www.freescale.com</u> or contact your Freescale sales representative.

For information on Freescale's Environmental Products program, go to <u>http://www.freescale.com/epp</u>.

Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty. representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.



Freescale ™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. This product incorporates SuperFlash® technology licensed from SST. © Freescale Semiconductor, Inc. 2005. All rights reserved.

MC56F8023E Rev. 0 09/2006