

# 2 x 20W Class D Stereo Single Ended Audio Amplifer

## **DESCRIPTION**

The MP7722 is a stereo 2 x 20W Class D Audio Amplifier. It is one of MPS' second generation fully integrated audio amplifiers which dramatically reduces solution size by integrating the following:

 $180m\Omega$  power MOSFETs Startup / Shutdown pop elimination Short circuit protection Mute / Standby

The MP7722 utilizes a single ended output structure capable of delivering 2 x 20W into  $4\Omega$  speakers. MPS Class D Audio Amplifiers exhibit the high fidelity of a Class A/B amplifier at efficiencies greater than 90%. The circuit is based on the MPS' proprietary variable frequency topology that delivers low distortion, fast response time and operates on a single power supply.

## **FEATURES**

- 2 x 20W Output at V<sub>DD</sub> = 24V into a 4Ω load
- THD+N = 0.06% at 1W, 8Ω
- 93% Efficiency at 20W
- Low Noise (190µV Typical)
- Switching Frequency Up to 1MHz
- 9.5V to 24V Operation from a Single Supply
- Integrated Startup and Shutdown Pop Elimination Circuit
- Thermal and Short Circuit Protection
- Integrated 180mΩ Switches
- Mute/Standby Modes (Sleep)
- Thermally Enhanced 20-Pin TSSOP Package with Exposed Pad

## **APPLICATIONS**

- Surround Sound DVD Systems
- Televisions
- Flat Panel Monitors
- Multimedia Computers
- Home Stereo Systems

"MPS" and "The Future of Analog IC Technology" are Registered Trademarks of Monolithic Power Systems, Inc.

AAM (Analog Adaptive Modulation) is a Trademark of Monolithic Power Systems, Inc.

## TYPICAL APPLICATION







## PACKAGE REFERENCE



<sup>\*</sup> For Tape & Reel, add suffix –Z (eg. MP7722DF–Z) For Lead Free, add suffix –LF (eg. MP7722DF–LF–Z)

# ABSOLUTE MAXIMUM RATINGS (1)

| Supply Voltage V <sub>DD</sub>   | 26V                                  |
|----------------------------------|--------------------------------------|
|                                  | . $V_{SW}$ – 0.3V to $V_{SW}$ + 6.5V |
| Enable Voltage V <sub>EN</sub>   | 0.3V to +6V                          |
| $V_{SW}$ , $V_{PIN}$ , $V_{NIN}$ | $-1V$ to $V_{DD} + 1V$               |
| AGND to PGND                     | 0.3V to +0.3V                        |
| Junction Temperature             | 150°C                                |
| Lead Temperature                 | 260°C                                |
| Storage Temperature              | 65°C to +150°C                       |
| Recommended Op                   | erating Conditions <sup>(2)</sup>    |
|                                  | 9.5V to 24V                          |

# 

| Thermal Resistance (3) | $oldsymbol{	heta}_{JA}$ | $oldsymbol{	heta}_{JC}$ |      |
|------------------------|-------------------------|-------------------------|------|
| TSSOP20F               | 40                      | 6                       | °C/W |

#### Notes:

- 1) Exceeding these ratings may damage the device.
- The device is not guaranteed to function outside of its operating conditions.
- 3) Measured on approximately 1" square of 1 oz copper.

## **ELECTRICAL CHARACTERISTICS**

 $V_{DD}$  = 24V,  $V_{EN}$  = 5V,  $T_A$  = +25°C, unless otherwise noted.

| Parameters                                       | Symbol | Condition                 | Min | Тур               | Max                   | Units |
|--------------------------------------------------|--------|---------------------------|-----|-------------------|-----------------------|-------|
| Supply Current                                   |        |                           |     |                   |                       |       |
| Standby Current                                  |        | V <sub>EN</sub> = 0V      |     | 2                 | 10                    | μA    |
| Quiescent Current                                |        |                           |     | 3                 | 6                     | mA    |
| Output Drivers                                   |        |                           |     |                   |                       |       |
| SW On Resistance                                 |        | Sourcing and Sinking      |     | 0.18              |                       | Ω     |
| Short Circuit Current                            |        | Sourcing and Sinking      |     | 5.0               |                       | Α     |
| Inputs                                           |        |                           |     |                   |                       |       |
| REF1/2, IN1/2 Input Common<br>Mode Voltage Range |        |                           | 0   | V <sub>DD</sub> 2 | V <sub>DD</sub> – 1.5 | V     |
| REF1/2, IN1/2 Input Current                      |        | $V_{PIN} = V_{NIN} = 12V$ |     | 1                 | 5                     | μΑ    |
| EN Enable Threshold Voltage                      |        | V <sub>EN</sub> Rising    |     | 1.4               | 2.0                   | V     |
| Liv Chable Threshold Voltage                     |        | V <sub>EN</sub> Falling   | 0.4 | 1.2               |                       | V     |
| EN Enable Input Current                          |        | V <sub>EN</sub> = 5V      |     | 1                 |                       | μA    |
| Thermal Shutdown                                 |        |                           |     |                   |                       |       |
| Thermal Shutdown Trip Point                      |        | T <sub>J</sub> Rising     |     | 150               |                       | °C    |
| Thermal Shutdown Hysteresis                      |        |                           |     | 30                |                       | °C    |
| Standby Current                                  |        | V <sub>EN</sub> = 0V      |     | 260               |                       | μΑ    |
| Quiescent Current                                |        |                           |     | 23                |                       | mA    |



# **OPERATING SPECIFICATIONS**

Circuit of Figure 1,  $V_{DD}$  = 24V,  $V_{EN}$  = 5V,  $T_A$  = +25°C, unless otherwise noted.

| Parameters              | Symbol | Condition                                       | Min | Тур  | Max | Units |
|-------------------------|--------|-------------------------------------------------|-----|------|-----|-------|
| Power Output            |        | $f = 1KHz$ , $THD+N = 10\%$ , $4\Omega$ Load    |     | 20   |     | W     |
| Fower Output            |        | f = 1KHz, THD+N = 10%, 8Ω Load                  |     | 10   |     | W     |
| THD+ Noise              |        | $P_{OUT}$ = 1W, f = 1KHz, 4 $\Omega$<br>Load    |     | 0.16 |     | %     |
| TID+ Noise              |        | $P_{OUT}$ = 1W, f = 1KHz, 8Ω<br>Load            |     | 0.06 |     | %     |
| Efficiency              |        | $f = 1KHz$ , $P_{OUT} = 1W$ , $4\Omega$<br>Load |     | 90   |     | %     |
| Emclericy               |        | $f$ = 1KHz, $P_{OUT}$ = 1W, 8Ω Load             |     | 95   |     | %     |
| Maximum Power Bandwidth |        |                                                 |     | 20   |     | KHz   |
| Dynamic Range           |        |                                                 |     | 93   |     | dB    |
| Noise Floor             |        | A-Weighted                                      |     | 190  |     | μV    |
| Power Supply Rejection  |        | f = 1KHz                                        |     | 60   |     | dB    |

# **PIN FUNCTIONS**

| Pin#            | Name  | Description                                                                                                                                                                              |
|-----------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 5, 11,<br>16 | NC    | No Connect. Not internally connected                                                                                                                                                     |
| 2               | REF1  | Amplifier 1 Reference. REF1 is the reference point for amplifier 1. Use a resistive voltage divider to set the voltage at REF1 to $V_{DD}/2$ .                                           |
| 3               | IN1   | Amplifier 1 Input. IN1 is the inverting input for amplifier 1.                                                                                                                           |
| 4               | AGND1 | Analog Ground 1. Connect AGND1 to AGND2.                                                                                                                                                 |
| 6               | EN1   | Enable Input 1. EN1 must be connected to EN2. Drive EN1 high to enable MP7722; low to disable it.                                                                                        |
| 7               | IN2   | Amplifier 2 Input. IN2 is the inverting input for amplifier 2.                                                                                                                           |
| 8               | REF2  | Amplifier 2 Reference. REF2 is the reference point for amplifier 2. Use a resistive voltage divider to set the voltage at REF1 to $V_{DD}/2$ .                                           |
| 9               | AGND2 | Analog Ground 2. Connect AGND2 to AGND1.                                                                                                                                                 |
| 10              | EN2   | Enable Input 2. EN2 must be connected to EN1. Drive high to enable MP7722, drive low to disable.                                                                                         |
| 12              | BS2   | High-Side MOSFET Bootstrap Input for Amplifier 2. A capacitor from BS2 to SW2 supplies the gate drive current to the internal high-side MOSFET. Connect a 1μF capacitor from SW2 to BS2. |
| 13              | VDD2  | Power Supply Input. Bypass VDD2 to PGND2 with a 1µF X7R capacitor (in addition to the main bulk capacitor), placed close to the IC PIN13 and PIN15.                                      |
| 14              | SW2   | Switched Power Output. SW2 is the output of Amplifier 2. Connect the LC filter to this pin.                                                                                              |
| 15              | PGND2 | Power Ground for Amplifier 2. Connect PGND2 to PGND1.                                                                                                                                    |



# PIN FUNCTIONS (continued)

| Pin# | Name  | Description                                                                                                                                                                                            |
|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 17   | BS1   | High-Side MOSFET Bootstrap Input for Amplifier 1. A capacitor from BS1 to SW1 supplies the gate drive current to the internal high-side MOSFET. Connect a 1µF capacitor from SW1 to BS1. See Figure 1. |
| 18   | VDD1  | Power Supply Input. Bypass VDD1 to PGND1 with a 1µF X7R capacitor (in addition to the main bulk capacitor), placed close to the IC PIN18 and PIN20.                                                    |
| 19   | SW1   | Switched Power Output. SW1 is the output of Amplifier 1. Connect the LC filter to this pin. See Figure 1.                                                                                              |
| 20   | PGND1 | Power Ground for Amplifier 1. Connect PGND1 to PGND2. See Figure 1.                                                                                                                                    |

# TYPICAL PERFORMANCE CHARACTERISTICS











# TYPICAL PERFORMANCE CHARACTERISTICS (continued)















#### **OPERATION**

The MP7722 uses Monolithic Power Systems' patented Analog Adaptive Modulation<sup>TM</sup> to convert the audio input signal into pulses of power that, when filtered through an external inductor-capacitor filter, reproduce the amplified signal across the load. Because of the switching Class D output stage, power dissipation in the amplifier is drastically reduced when compared to Class A, B or A/B amplifiers while providing high fidelity and low distortion. The voltage gain is set by the combination of the input resistor R<sub>IN</sub> and the feedback resistor R<sub>EB</sub> and is calculated by the equation:

$$A_V = \frac{-R_{FB}}{R_{IN}}$$

Where for Channel 1:  $R_{FB}=R_{FB1}$  and  $R_{IN}=R_{IN1}$  and for Channel 2:  $R_{FB}=R_{FB2}$  and  $R_{IN}=R_{IN2}$ .

MP7722 includes The four high-power MOSFETS wherein for each channel the output driver stage uses two  $180m\Omega$  N-Channel MOSFETs to deliver the pulses to the LC output filter that in turn drives the load. To fully enhance the high-side MOSFET, the gate is driven to a voltage higher than V<sub>DD</sub> by the bootstrap capacitor between SW and BS. While the output is driven low, the bootstrap capacitor is charged from V<sub>DD</sub>. The gate of the high-side MOSFET is driven high from the voltage at BS, forcing the MOSFET gate to a voltage higher than V<sub>DD</sub> and allowing the MOSFET to fully turn on, reducing power loss in the amplifier.

### Pop Elimination

The capacitors  $C_{OUT1}$  and  $C_{OUT2}$  block the DC signal and pass only the AC signals to the load. To insure that the amplifier passes low frequency signals, the capacitor values need to be chosen such that the time constant of  $C_{OUT}$  x  $R_{LOAD}$  is long. During startup, these capacitors need to be charged up to the DC operating point, which is typically at ½ of  $V_{DD}$ . The MP7722 includes special integrated circuitry that carefully controls the pre-charging of these capacitors, eliminating the turn-on and turn-off pop normally associated with the charging of the AC coupling capacitors.

#### **Short Circuit/Overload Protection**

The MP7722 has internal overload and short circuit protection. The currents in both the high-side and low-side MOSFETs are measured and if the current exceeds the 5.0A short circuit current limit, both MOSFETs are turned off. The MP7722 then restarts with the same power up sequence that is used for normal starting to prevent a pop from occurring after a short circuit condition is removed.

#### **Mute/Enable Function**

The MP7722 EN inputs are active high enable controls. To enable the MP7722, drive EN with a 2.0V or higher voltage. To disable the amplifier, drive EN below 0.4V. While the MP7722 is disabled, the  $V_{DD}$  operating current is less than 10 $\mu$ A and the output driver MOSFETs are turned off. The MP7722 requires approximately 500ms from the time that EN is asserted (driven high) to when the amplifier begins normal operation.



# **APPLICATION INFORMATION**

#### **COMPONENT SELECTION**

The MP7722 uses a minimum number of external components to complete a stereo Class D audio amplifier. The circuit of Figure 1 is optimized for a 24V power supply and a 1.5V RMS maximum input signal. This circuit should be suitable for most applications. However, if this circuit is not suitable, use the following sections to determine how to customize the amplifier for a particular application.

#### **Setting the Voltage Gain**

The maximum output voltage swing is limited by the power supply. To achieve the maximum power out of the MP7722 amplifier, the gain resistors should be set such that the maximum input signal results in an output voltage swing that reaches the supply limit (clipping). The maximum output voltage swing at clipping is approximately  $\pm V_{DD}/2$ . To achieve clipping for a given input signal voltage, where  $V_{IN(pk)}$  is the peak input voltage, the voltage gain is:

$$A_{V}(MAX) = \frac{V_{DD}}{2 \times V_{IN}(pk)}$$

The voltage gain setting results in the peak output voltage approaching its maximum for the maximum input signal. There are applications where it is desirable to allow the amplifier to overdrive slightly, allowing the THD to increase at higher power levels (as the output signal continues to go further into clipping), and so a higher gain than  $A_{V (max)}$  is required.

#### **Setting the Switching Frequency**

The idle switching frequency (the switching frequency when no audio input is present) is a function of several variables: the supply voltage  $V_{\text{DD}}$ , the timing capacitor  $C_{\text{INT}}$  and the feedback resistor  $R_{\text{FB}}$ . For the MP7722, the idle switching frequencies for CH1 and CH2 are independent of each other and are a function of their own associated components. The proper setting of the "idle frequency" is important for obtaining optimum performance. If the frequency is set too high, the result will be more power loss and high distortion, while setting the idle switching frequency too low results in more inductor ripple, causing more output voltage ripple with increased the output noise.

The optimum quiescent switching frequency is approximately 700KHz to 800KHz. Refer to Table 1 for recommended values.

Table 1—Switching Frequency vs. V<sub>DD</sub>, Timing Capacitor and Feedback Resistor (see Figure 1)

| Gain<br>(V/V) | Gain<br>(dB) | R <sub>FB</sub> (kΩ) | R <sub>IN</sub><br>(kΩ) | C <sub>INT</sub> | F <sub>sw</sub> | V <sub>DD</sub> (V) |
|---------------|--------------|----------------------|-------------------------|------------------|-----------------|---------------------|
| 3.9           | 15.0         | 39                   | 10                      | 6.8nF            | 660KHz          | 12                  |
| 8.2           | 18.3         | 82                   | 10                      | 3.3nF            | 660KHz          | 12                  |
| 8.3           | 21.5         | 39                   | 4.7                     | 6.8nF            | 660KHz          | 12                  |
| 17.4          | 24.8         | 82                   | 4.7                     | 3.3nF            | 660KHz          | 12                  |
| 5.6           | 15.0         | 56                   | 10                      | 8.2nF            | 670KHz          | 24                  |
| 8.2           | 18.3         | 82                   | 10                      | 5.6nF            | 720KHz          | 24                  |
| 11.9          | 21.5         | 56                   | 4.7                     | 8.2nF            | 670KHz          | 24                  |
| 17.4          | 24.8         | 82                   | 4.7                     | 5.6nF            | 720KHz          | 24                  |
| 33.0          | 30.4         | 330                  | 10                      | 1.8nF            | 700KHz          | 24                  |

## Choosing the LC Filter

The Inductor-Capacitor (LC) filter converts the pulse train at SW to the output voltage that drives the speaker. Typical values for the LC filter are a  $10\mu H$  inductor and a  $0.47\mu F$  capacitor.

The characteristic frequency of the LC filter needs to be high enough to allow high frequency audio to the output, yet needs to be low enough to filter out high frequency products of the pulses from SW. The characteristic frequency of the LC filter is:

$$f_0 = \frac{1}{2\pi\sqrt{LC}}$$

The voltage ripple at the output is approximated by the equation:

$$V_{\text{RIPPLE}} \cong V_{\text{DD}} \times \left( \frac{f_0}{f_{\text{SW}}} \right)$$



The quality factor (Q) of the LC filter is important. If this is too low output noise will increase, and if this is too high then peaking may occur at high signal frequencies reducing the passband flatness. The circuit Q is set by the load resistance (speaker resistance, typically  $4\Omega$  or  $8\Omega)$  and is calculated as:

$$Q = \omega_0 \times \frac{L}{R} = 2\pi \times f_0 \times \frac{L}{R}$$

Where  $\omega_0$  is the characteristic frequency in radians per second and  $f_0$  is in Hz. Use a LC filter with Q between 0.7 and 2.

The actual output ripple and noise is greatly affected by the type of inductor and capacitor used in the LC filter. Use a film capacitor and an inductor with sufficient power handling capability to supply the output current to the load. The inductor should exhibit soft saturation characteristics. If the inductor exhibits hard saturation, it should operate well below the saturation current. Gapped ferrite, Powdered Iron or similar type toroidal cores are recommended. If open or shielded bobbin ferrite cores are used for multi-channel designs, make sure that the start windings of each inductor line up (all starts going toward SW pin or all starts going toward the output) to prevent crosstalk or other channel-to-channel interference.

#### **Output Coupling Capacitors**

The output AC coupling capacitors  $C_{\text{OUT}1}$  and  $C_{\text{OUT}2}$  serve to block DC voltages and thus pass only the amplified AC signal from the LC filter to the load. The combination of the coupling capacitor and the load resistance results in a first-order high-pass filter. The values of  $C_{\text{OUT}1}$  and  $C_{\text{OUT}2}$  should be selected such that the required minimum frequency is still allowed to pass. The output corner frequency (-3dB point),  $f_{\text{OUT}}$ , can be calculated as:

$$f_{OUT} = \frac{1}{2 \times \pi \times R_{LOAD} \times C_{OUT}}$$

Set the output corner frequency at or below the minimum required frequency.

The output coupling capacitor carries the full load current, so the capacitor should be chosen such that its ripple current rating is greater than the maximum load current. Low ESR aluminum electrolytic capacitors are recommended.

#### Input Coupling Capacitors

The input coupling capacitors  $C_{\text{IN1}}$  and  $C_{\text{IN2}}$  are used to pass only the AC signal at the input. In a typical system application, the source input signal is typically centered around the circuit ground, while the MP7722 input is at half the power supply voltage  $(V_{\text{DD}}/2)$ . The input coupling capacitors transmit the AC signal from the source to the MP7722 while blocking the DC voltage. Choose the input coupling capacitors such that the corner frequency  $(f_{\text{IN}})$  is less than the passband frequency. The corner frequency is calculated as:

$$f_{IN} = \frac{1}{2 \times \pi \times R_{IN} \times C_{IN}}$$

#### **Power Source**

For maximum output power, the amplifier circuit requires a regulated external power source to supply the power to the amplifier. A higher power supply voltage allows more power to be delivered to a given load resistance. However if the power source voltage exceeds the maximum operating voltage of 24V, the MP7722 may sustain permanent damage. It is very important to bypass the power supply pins with 1µF X7R ceramic capacitors.

#### **Power Supply Pumping**

It is also very important to bypass the power supply with a large aluminum electrolytic capacitor. It is recommended to use a value of at least 2200µF. This is necessary to prevent the supply voltage from getting pumped up to a level that exceeds the absolute maximum rating. Supply pumping occurs in single-ended Class D amplifiers, and is caused by rapid switch transitions where current is pumped back up into the supply line. The large capacitor is necessary to absorb this current and prevent V<sub>DD</sub> from rising too high.



#### **PCB Layout**

The circuit layout is critical for optimum performance and low output distortion and noise. Place the following components as close to the MP7722 as possible:

## Power Supply Bypass, CBYP

 $C_{\text{BYP1}}$  and  $C_{\text{BYP2}}$  carry the transient current for the switching power stage. To prevent overstressing of the MP7722 and excessive noise at the output, place  $C_{\text{BYP1}}$  as close to pins 18 (VDD1) and 20 (PGND1) as possible and also place  $C_{\text{BYP2}}$  as close to pins 13 (VDD2) and 15 (PGND2) as possible.

#### **Output Catch Diodes**

 $D_{\text{SH1}}$ ,  $D_{\text{SL1}}$ ,  $D_{\text{SH2}}$  and  $D_{\text{SL2}}$  carry the current over the dead-time while the MOSFET switches are off. Place the diodes as close to the MP7722 as possible.

#### **Timing Capacitors**

 $C_{\mathsf{INT1}}$  and  $C_{\mathsf{INT2}}$  are used to set the amplifier switching frequencies and are typically on the order of a few nF. Place  $C_{\mathsf{INT1}}$  as close to pins 2 and 3 as possible to reduce distortion and noise. Likewise, place  $C_{\mathsf{INT2}}$  as close to pins 7 and 8 as possible.

#### Reference Bypass Capacitors

 $C_{R1}$  and  $C_{R2}$  filter the  $\frac{1}{2}$   $V_{DD}$  reference voltages. Place  $C_{R1}$  and  $C_{R2}$  as close to the IC as possible to improve power supply rejection and reduce distortion and noise at the output.

When laying out the PCB, use two separate ground planes, analog ground (AGND) and power ground (PGND), and connect the two grounds together at a single point to prevent noise injection into the amplifier input to reduce distortion.

Make sure that any traces carrying the switch node (SW) voltages are separated far from any input signal traces. If it is required to run the SW trace near the input, shield the input with a ground plane between the traces. For multiple channel applications, make sure that each channel is physically separated to prevent crosstalk. Make sure that all inductors used on a single circuit board have the same orientation.

Also, make sure that the power supply is routed from the source to each channel individually, not serially. This prevents channel-to-channel coupling through the power supply input.

# Electro-Magnetic Interference (EMI) Considerations

Due to the switching nature of the Class D amplifier, care must be taken to minimize the effects of electromagnetic interference from the amplifier. However, with proper component selection and careful attention to circuit layout, the effects of the EMI due to the amplifier switching can be minimized.

The power inductors are a potential source of radiated emissions. For the best EMI performance use toroidal inductors, since the magnetic field is well contained inside the core. However toroidal inductors can be expensive to wind. For a more economical solution, use shielded gapped ferrite or shielded ferrite bobbin core inductors. These inductors typically do not contain the field as well as toroidal inductors, but usually can achieve a better balance of good EMI performance with low cost.

The size of high-current loops that carry rapidly changing currents needs to be minimized. To do this, make sure that the  $V_{\text{DD}}$  bypass capacitors and the Schottky Catch diodes are as close to the MP7722 as possible.

Nodes that carry rapidly changing voltages, such as SW, need to be made as small as possible. If sensitive traces run near a trace connected to SW, place a ground shield between the traces.



# **TYPICAL APPLICATION CIRCUIT**



Figure 1—2 x 20W Stereo Typical Application Circuit



## PACKAGE INFORMATION

## TSSOP20F (EXPOSED PAD)





**TOP VIEW** 

**RECOMMENDED LAND PATTERN** 





**FRONT VIEW** 

**SIDE VIEW** 





DETAIL A

#### NOTE:

- 1) ALL DIMENSIONS ARE IN MILLIMETERS.
- 2) PACKAGE LENGTH DOES NOT INCLUDE MOLD FLASH, PROTRUSION OR GATE BURR.
- 3) PACKAGE WIDTH DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION.
- 4) LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.10 MILLIMETERS MAX.
- 5) DRAWING CONFORMS TO JEDEC MO-153, VARIATION ACT.
- 6) DRAWING IS NOT TO SCALE.

**NOTICE:** The information in this document is subject to change without notice. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.

© 2006 MPS. All Rights Reserved.