

# **HAT2164H**

# Silicon N Channel Power MOS FET Power Switching

REJ03G0003-0400Z Rev.4.00 Apr.09.2003

### **Features**

- Capable of 4.5 V gate drive
- Low drive current
- High density mounting
- Low on-resistance  $R_{DS(on)} = 2.5 \ m\Omega \ typ. \ (at \ V_{GS} = 10 \ V)$

### **Outline**



## **Absolute Maximum Ratings**

 $(Ta = 25^{\circ}C)$ 

| Item                                   | Symbol                      | Ratings     | Unit |
|----------------------------------------|-----------------------------|-------------|------|
| Drain to source voltage                | $V_{DSS}$                   | 30          | V    |
| Gate to source voltage                 | V <sub>GSS</sub>            | ±20         | V    |
| Drain current                          | $I_D$                       | 60          | A    |
| Drain peak current                     | I <sub>D(pulse)</sub> Note1 | 240         | A    |
| Body-drain diode reverse drain current | I <sub>DR</sub>             | 60          | A    |
| Avalanche current                      | I <sub>AP</sub> Note 2      | 30          | A    |
| Avalanche energy                       | E <sub>AR</sub> Note 2      | 90          | mJ   |
| Channel dissipation                    | Pch Note3                   | 30          | W    |
| Channel to Case Thermal Resistance     | θch-C                       | 4.17        | °C/W |
| Channel temperature                    | Tch                         | 150         | °C   |
| Storage temperature                    | Tstg                        | -55 to +150 | °C   |

Notes: 1. PW  $\leq$  10  $\mu$ s, duty cycle  $\leq$  1%

2. Value at Tch = 25°C, Rg  $\geq$  50  $\Omega$ 

3. Tc = 25°C

### **HAT2164H**

## **Electrical Characteristics**

 $(Ta = 25^{\circ}C)$ 

| Item                                   | Symbol               | Min  | Тур  | Max  | Unit | Test Conditions                                             |
|----------------------------------------|----------------------|------|------|------|------|-------------------------------------------------------------|
| Drain to source breakdown voltage      | $V_{(BR)DSS}$        | 30   | _    | _    | V    | $I_D = 10 \text{ mA}, V_{GS} = 0$                           |
| Gate to source breakdown voltage       | $V_{(BR)GSS}$        | ± 20 | _    | _    | V    | $I_G = \pm 100 \ \mu A, \ V_{DS} = 0$                       |
| Gate to source leak current            | I <sub>GSS</sub>     | _    | _    | ± 10 | μΑ   | $V_{GS} = \pm 16 \text{ V}, V_{DS} = 0$                     |
| Zero gate voltage drain current        | I <sub>DSS</sub>     |      | _    | 1    | μΑ   | V <sub>DS</sub> = 30 V, V <sub>GS</sub> = 0                 |
| Gate to source cutoff voltage          | V <sub>GS(off)</sub> | 0.8  | _    | 2.3  | V    | V <sub>DS</sub> = 10 V, I <sub>D</sub> = 1 mA               |
| Static drain to source on state        | R <sub>DS(on)</sub>  | _    | 2.5  | 3.1  | mΩ   | $I_D = 30 \text{ A}, V_{GS} = 10 \text{ V}^{\text{Note4}}$  |
| resistance                             | R <sub>DS(on)</sub>  | _    | 3.0  | 4.4  | mΩ   | $I_D = 30 \text{ A}, V_{GS} = 4.5 \text{ V}^{\text{Note4}}$ |
| Forward transfer admittance            | y <sub>fs</sub>      | 78   | 130  | _    | S    | $I_D = 30 \text{ A}, V_{DS} = 10 \text{ V}^{\text{Note4}}$  |
| Input capacitance                      | Ciss                 | _    | 7600 | _    | pF   | V <sub>DS</sub> = 10 V                                      |
| Output capacitance                     | Coss                 | _    | 1050 | _    | pF   | $V_{GS} = 0$                                                |
| Reverse transfer capacitance           | Crss                 | _    | 470  | _    | pF   | f = 1 MHz                                                   |
| Gate Resistance                        | Rg                   | _    | 0.5  | _    | Ω    |                                                             |
| Total gate charge                      | Qg                   | _    | 50   | _    | nc   | V <sub>DD</sub> = 10 V                                      |
| Gate to source charge                  | Qgs                  | _    | 22   | _    | nc   | $V_{GS} = 4.5 \text{ V}$                                    |
| Gate to drain charge                   | Qgd                  | _    | 10   | _    | nc   | $I_D = 60 \text{ A}$                                        |
| Turn-on delay time                     | $t_{d(on)}$          | _    | 18   | _    | ns   | $V_{GS} = 10 \text{ V}, I_D = 30 \text{ A}$                 |
| Rise time                              | t <sub>r</sub>       | _    | 60   | _    | ns   | $V_{DD} \cong 10 \text{ V}$                                 |
| Turn-off delay time                    | t <sub>d(off)</sub>  | _    | 65   | _    | ns   | $R_L = 0.33 \Omega$                                         |
| Fall time                              | t <sub>f</sub>       | _    | 15   | _    | ns   | $Rg = 4.7 \Omega$                                           |
| Body-drain diode forward voltage       | $V_{DF}$             | _    | 0.82 | 1.07 | V    | $IF = 60 \text{ A}, V_{GS} = 0^{\text{Note4}}$              |
| Body-drain diode reverse recovery time | t <sub>rr</sub>      | _    | 40   | _    | ns   | IF = 60 A, V <sub>GS</sub> = 0<br>diF/ dt = 100 A/ μs       |

Notes: 4. Pulse test

### **Main Characteristics**











### **Package Dimensions**



#### Renesas Technology Corp. Sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan

Keep safety first in your circuit designs!

Reep sately in its in your circuit designis:

1. Renessa Technology Corporation puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage.

Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

#### Notes regarding these materials

- Notes regarding these materials

  1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corporation product best suited to the customer's application; they
  do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corporation or a third party.

  2. Renesas Technology Corporation assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts,
  programs, algorithms, or circuit application examples contained in these materials.

  3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these
  materials, and are subject to change by Renesas Technology Corporation without notice due to product improvements or other reasons. It is therefore recommended that customers
  contact Renesas Technology Corporation or an authorized Renesas Technology Corporation before purchasing a product listed
  herein

therein.
The information described here may contain technical inaccuracies or typographical errors.
Renesas Technology Corporation assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.
Please also pay attention to information published by Renesas Technology Corporation by various means, including the Renesas Technology Corporation Semiconductor home page

- (http://www.renesas.com).
  4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corporation assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
  5. Renesas Technology Corporation semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corporation or an authorized Renesas Technology Corporation product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
  6. The prior written approval of Renesas Technology Corporation is necessary to reprint or reproduce in whole or in part these materials.
  7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.

  Any diversion or reexport contrary to the export control laws, and regulations of Japane and/or the country of destination is prohibited.

- Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.

  8. Please contact Renesas Technology Corporation for further details on these materials or the products contained therein.



http://www.renesas.com

Copyright © 2003. Renesas Technology Corporation, All rights reserved. Printed in Japan. Colophon 0.0

