

# **SP7663**

# Wide Input Voltage Range 6A, 600kHz, Buck Regulator



#### **FEATURES**

- 4.75V to 22V Input Voltage Range using Single Supply
- 3V to 22V Input Voltage Range using Dual Supply
- ±1% 0.8V Reference
- 6A Output Capability
- Current Limiting using Inductor DCR
- Built in Low RDS(ON) Power Switches
- 600 kHz Fixed Frequency Operation
- Over Temperature Protection
- Short Circuit Protection with Auto-Restart
- Wide BW Amp Allows Type II or III Compensation
- Programmable Soft Start
- Fast Transient Response
- High Efficiency: Greater than 95% Possible
- Nonsynchronous Start-Up into a Pre-Charged Output
- Available in RoHS Compliant, Lead Free Packaging: Small 7mm x 4mm DFN
- U.S. Patent #6,922,041



#### DESCRIPTION

The SP7663 is a synchronous step-down switching regulator optimized for high efficiency. The part is designed for use with a single 4.75V to 22V single supply or 3V to 22V input if an external Vcc is provided. The SP7663 provides a fully integrated buck regulator solution using a fixed 600kHz frequency, PWM voltage mode architecture. Protection features include UVLO, thermal shutdown, output current limit and short circuit protection. The SP7663 is available in the space saving DFN package.

#### VIN 12V VOUT 3.30V, 0-6A L1 1.5uH, 5.5 mOhm GND ≤<sub>R73</sub> 100ul 3 09k0 P72 U1 LX R1 68.1kΩ,1% --**VV**--75kΩ,1% 23 LX CVCC 4.7uF GND GNE vcc R2 CP1 ≨<sub>21.5kΩ,1%</sub> ->>NC рет LX C9 6.8nf SD101AWS LX LX<<-Rs2 Cs2 ۸۸۸ 2.2nF

#### ABSOLUTE MAXIMUM RATINGS

These are stress ratings only and functional operation of the device at these ratings or any other above those indicated in the operation sections of the specifications below is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect reliability.

| Vcc             | 7V                 | Storage Temperatur    |
|-----------------|--------------------|-----------------------|
| V <sub>IN</sub> | 25V                | Power Dissipation     |
| BST             | 30V                | Lead Temperature (    |
| LX-BST          | 0.3V to 7V         | ESD Rating            |
| LX              | 1V to 30V          | Thermal Resistance    |
| All other pins  | 0.3V to Vcc + 0.3V | TTOTTIAL TROOPERATION |

| Storage Temperature                  | 65°C to 150°C              |
|--------------------------------------|----------------------------|
| Power Dissipation                    | Internally Limited via OTP |
| Lead Temperature (Soldering, 10 sec) | 300°C                      |
| ESD Rating                           | 2kV HBM                    |
| Thermal Decistance A                 | E°C AA                     |

#### **ELECTRICAL SPECIFICATIONS**

Specifications are for TAMB = TJ = 25°C, and those denoted by ◆ apply over the full operating range, -40°C< Tj< 125°C. Unless otherwise specified: 4.5V < Vcc < 5.5V, 3V < VIN < 22V, BST = LX + 5V, UVIN = 3V, CVCC = 1µF, CCOMP = 0.1µF, Css = 50nF.

| PARAMETER                              | MIN   | TYP   | MAX   | UNITS | •        | CONDITIONS                                                              |  |
|----------------------------------------|-------|-------|-------|-------|----------|-------------------------------------------------------------------------|--|
| QUIESCENT CURRENT                      |       |       |       |       |          |                                                                         |  |
| VIN Supply Current (No switching)      |       | 1.5   | 3.0   | mA    | *        | V <sub>FB</sub> = 0.9V                                                  |  |
| Vin Supply Current (switching)         |       | 8     | 20    | mA    |          |                                                                         |  |
| BST Supply Current (No switching)      |       | 0.2   | 0.4   | mA    | *        | V <sub>FB</sub> = 0.9V                                                  |  |
| BST Supply Current (switching)         |       | 3     | 6     | mA    |          |                                                                         |  |
| PROTECTION: UVLO                       |       |       |       |       |          |                                                                         |  |
| Vcc UVLO Start Threshold               | 4.00  | 4.25  | 4.50  | V     | •        |                                                                         |  |
| Vcc UVLO Hysteresis                    | 100   | 200   | 300   | mV    | •        |                                                                         |  |
| UVIN Start Threshold                   | 2.30  | 2.50  | 2.65  | V     | <b>*</b> |                                                                         |  |
| UVIN Hysteresis                        | 200   | 300   | 400   | mV    | •        |                                                                         |  |
| UVIN Input Current                     |       |       | 1.0   | μΑ    | <b>*</b> | UVIN=3.0V                                                               |  |
| ERROR AMPLIFIER REFE                   | RENC  | E     |       |       |          |                                                                         |  |
| Error Amplifier Reference              | 0.792 | 0.800 | 0.808 | V     |          | 2X Gain Config., Measure<br>V <sub>FB</sub> ; Vcc=5V                    |  |
| Error Amplifier<br>Reference Over Line | 0.784 | 0.800 | 0.816 | V     | *        |                                                                         |  |
| COMP Sink Current                      | 70    | 150   | 230   | μΑ    | *        | V <sub>FB</sub> =0.9V, COMP=0.9V                                        |  |
| COMP Source Current                    | -230  | -150  | -70   | μA    | *        | V <sub>FB</sub> =0.9V, COMP=0.9V                                        |  |
| VFB Input Bias Current                 |       | 50    | 200   | nA    | •        | V <sub>FB</sub> =0.8V                                                   |  |
| COMP Clamp                             | 3.2   | 3.5   | 3.8   | V     |          | V <sub>FB</sub> =0.7V, TA=25°C                                          |  |
| COMP Clamp Temp. Coefficient           |       | -2.0  |       | mV/°C |          |                                                                         |  |
| VCC LINEAR REGULATOR                   |       |       |       |       |          |                                                                         |  |
| VCC Output Voltage                     | 4.7   | 5.0   | 5.3   | V     | *        | V <sub>IN</sub> = 6 to 23V,<br>I <sub>LOAD</sub> = 0mA to 30mA          |  |
| _                                      | 4.51  | 4.73  |       |       | •        | V <sub>IN</sub> = 5V, 20mA                                              |  |
| Dropout Voltage                        | 250   | 500   | 750   | mV    | *        | Vin-Vout = Dropout voltage when Vcc regulated drops by 2%. IVCC = 30mA. |  |

### **ELECTRICAL SPECIFICATIONS**

Specifications are for T<sub>AMB</sub> = T<sub>J</sub> = 25°C, and those denoted by ◆ apply over the full operating range, -40°C< Tj< 125°C. Unless otherwise specified: 4.5V < Vcc < 5.5V, 3V < V<sub>IN</sub> < 22V, BST = LX + 5V, UVIN = 3V, CVCC = 1µF, C<sub>COMP</sub> = 0.1µF, C<sub>SS</sub> = 50nF.

| PARAMETER                                            | MIN   | TYP    | MAX   | UNITS | •        | CONDITIONS                        |
|------------------------------------------------------|-------|--------|-------|-------|----------|-----------------------------------|
| CONTROL LOOP: PWM COMPARATOR, RAMP & LOOP DELAY PATH |       |        |       |       |          |                                   |
| Ramp Amplitude                                       | 0.80  | 1.00   | 1.20  | V     | •        |                                   |
| RAMP Offset                                          | 1.7   | 2.0    | 2.3   | V     | •        |                                   |
| Ramp offset Temperature<br>Coefficient               |       | -2     |       | mV/°C |          |                                   |
| GH Minimum Pulse Width                               |       | 150    | 180   | ns    | •        |                                   |
| Maximum Controllable Duty Ratio                      | 92    | 97     |       | %     | •        |                                   |
| Maximum Duty Ratio                                   | 100   |        |       | %     | •        | Valid for 20 cycles               |
| Internal Oscillator Ratio                            | 510   | 600    | 690   | kHz   | <b>*</b> |                                   |
| TIMERS: SOFTSTART                                    |       |        |       |       |          |                                   |
| SS Charge Current:                                   | -16   | -10    | -4.0  | μΑ    | •        |                                   |
| SS Discharge Current:                                | 1.0   | 2.0    | 3.0   | mA    | •        | Fault Present,<br>SS=0.2V         |
| PROTECTION: SHORT CI                                 | RCUIT | r, ove | RCURR | ENT & | ТН       | ERMAL                             |
| Short Circuit Threshold Voltage                      | 0.2   | 0.25   | 0.3   | V     | •        |                                   |
| Hiccup Timeout                                       |       | 220    |       | ms    | •        | V <sub>FB</sub> =0.5V             |
| Overcurrent Threshold Voltage                        | 54    | 60     | 66    | mV    |          | Measured ISP - ISN                |
| ISP, ISN Common Mode<br>Range                        | 0     |        | 3.6   | V     |          |                                   |
| Thermal Shutdown Temperature                         | 135   | 145    | 155   | °C    |          | Guaranteed by design              |
| Thermal Recovery Temperature                         |       | 135    |       | °C    |          |                                   |
| Thermal Hysteresis                                   |       | 10     |       | °C    |          |                                   |
| OUTPUT: POWER STAGE                                  |       |        |       |       |          |                                   |
| High Side Switch RDSON                               |       | 16.8   | 20.5  | mΩ    |          | VGS=4.5V; IDRAIN=5A;<br>TAMB=25°C |
| Synchronous Low Side<br>Switch RDSON                 |       | 16.8   | 20.5  | mΩ    |          | VGS=4.5V; IDRAIN=5A;<br>TAMB=25°C |
| Maximum Output<br>Current                            | 6     |        |       | А     | •        |                                   |



Note: The SP7663 uses the Sipex PWM controller SP6136.



|                 | Pin  |                                                                                                                                                                                                                                                                                                                                                                                           |
|-----------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin#            | Name | Description                                                                                                                                                                                                                                                                                                                                                                               |
| 1-4             | PGND | Ground connection for the synchronous rectifier.                                                                                                                                                                                                                                                                                                                                          |
| 5, 9,<br>19, 20 | GND  | Ground Pin. The control circuitry of the IC and lower power driver are referenced to this pin. Return separately from other ground traces to the (-) terminal of Cout.                                                                                                                                                                                                                    |
| 6               | VFB  | Feedback Voltage and Short Circuit Detection pin. It is the inverting input of the Error Amplifier and serves as the output voltage feedback point for the Buck Converter. The output voltage is sensed and can be adjusted through an external resistor divider. Whenever VFB drops 0.25V below the positive reference, a short circuit fault is detected and the IC enters hiccup mode. |
| 7               | COMP | Output of the Error Amplifier. It is internally connected to the inverting input of the PWM comparator. An optimal filter combination is chosen and connected to this pin and either ground or VFB to stabilize the voltage mode loop.                                                                                                                                                    |
| 8               | SS   | Soft Start. Connect an external capacitor between SS and GND to set the soft start rate based on the $10\mu A$ source current. The SS pin is held low via a 1mA (min) current during all fault conditions.                                                                                                                                                                                |
| 10              | ISN  | Current sense negative input. Rail-to-rail input for overcurrent detection.                                                                                                                                                                                                                                                                                                               |
| 11              | ISP  | Current sense positive input. Rail-to-rail input for overcurrent detection.                                                                                                                                                                                                                                                                                                               |
| 12              | SWN  | Lower supply rail for the GH high-side gate driver. Connect this pin to the switching node as close as possible to pins 23- 27. Do not connect this pin to pins $14 - 16$ .                                                                                                                                                                                                               |
| 13              | VINP | Input connection to the high side N-channel MOSFET.                                                                                                                                                                                                                                                                                                                                       |
| 14-16,<br>23-26 | LX   | Connect an inductor between this pin and Vout.                                                                                                                                                                                                                                                                                                                                            |
| 17              | BST  | High side driver supply pin. Connect BST to the external boost diode and capacitor as shown in the Typical Application Circuit on page 1. The high side driver is connected between BST pin and SWN pin.                                                                                                                                                                                  |
| 18              | VIN  | VIN connection for internal LDO and PWM Controller.                                                                                                                                                                                                                                                                                                                                       |
| 21              | UVIN | UVLO input for VIN voltage. Connect a resistor divider between VIN and UVIN to set minimum operating voltage. Use resistor values below $20k\Omega$ to override internal resistor divider.                                                                                                                                                                                                |
| 22              | VCC  | Output of internal regulator. May be exterinally biased if Vin < 5V.                                                                                                                                                                                                                                                                                                                      |

#### **General Overview**

The SP7663 is a fixed frequency, voltage mode, synchronous PWM regulator optimized for high efficiency. The part has been specifically designed for single supply operation from a 5V to 22V input.

The heart of the SP7663 is a wide bandwidth transconductance amplifier designed to accommodate Type II and Type III compensation schemes. A precision 0.8V reference, present on the positive terminal of the error amplifier, permits the programming of the output voltage down to 0.8V via the VFB pin. The output of the error amplifier, COMP, is compared to a 1.0V peak-to-peak ramp, which is responsible for trailing edge PWM control. This voltage ramp and PWM control logic are governed by the internal oscillator that accurately sets the PWM frequency to 600kHz.

The SP7663 contains two unique control features that are very powerful in distributed applications. First, nonsynchronous driver control is enabled during startup, to prohibit the low side switch from pulling down the output until the high side switch has attempted to turn on. Second, a 100% duty cycle timeout ensures that the low side switch is periodically enhanced during extended periods at 100% duty cycle. This guarantees the synchronized refreshing of the BST capacitor during very large duty ratios.

The SP7663 also contains a number of valuable protection features. Programmable VIN UVLO allows the user to set the exact value at which the conversion voltage can safely begin down-conversion, and an internal Vcc UVLO which ensures that the controller itself has enough voltage to properly operate. Other protection features include thermal shutdown and short-circuit detection. In the event that either a thermal, short-circuit, or UVLO fault is detected, the SP7663 is forced into an idle state where the output drivers are held off for a finite period before a restart is attempted.

#### **Soft Start**

"Soft Start" is achieved when a power converter ramps up the output voltage while controlling the magnitude of the input supply source current. In a modern step down converter, ramping up the positive terminal of the error amplifier controls soft start. As a result, excess source current can be defined as the current required to charge the output capacitor.

$$I_{VIN} = Cout \cdot (\Delta Vout / \Delta Tsoft-start)$$

The SP7663 provides the user with the option to program the soft start rate by tying a capacitor from the SS pin to GND. The selection of this capacitor is based on the  $10\mu A$  pull up current present at the SS pin and the 0.8V reference voltage. Therefore, the excess source can be redefined as:

IVIN = COUT • [
$$\Delta$$
VOUT •10 $\mu$ A / (Css • 0.8V)]

#### **Under Voltage Lock Out (UVLO)**

The SP7663 has two separate UVLO comparators to monitor the bias (Vcc) and Input (VIN) voltages independently. The Vcc UVLO is internally set to 4.25V. The VIN UVLO is programmable through UVIN pin. When UVIN pin is greater than 2.5V the SP7663 is permitted to start up pending the removal of all other faults. A pair of internal resistors is connected to UVIN as shown in the figure below.



Internal and external bias of UVIN

Therefore without external biasing the VIN start threshold is 9.5V. A small capacitor may be required between UVIN and GND to filter out noise. For applications with VIN of 5V or 3.3V, connect UVIN directly to VIN. To program the VIN start threshold, use a pair of external resistors as shown. If external resistors are an order of magnitude smaller than internal resistors, then the VIN start threshold is given by:

$$V_{IN}(start) = 2.5 V \cdot (R6+R7)/R7$$

For example, if it is required to have a V<sub>IN</sub> start threshold of 7V, then let R7 =  $5K\Omega$  and using the V<sub>IN</sub> start threshold equation we get R5 =  $9.09K\Omega$ .

#### Thermal and Short-Circuit Protection

Because the SP7663 is designed to drive large output current, there is a chance that the power converter will become too hot. Therefore, an internal thermal shutdown (145°C) has been included to prevent the IC from malfunctioning at extreme temperatures.

A short-circuit detection comparator has also been included in the SP7663 to protect against an accidental short at the output of the power converter. This comparator constantly monitors the positive and negative terminals of the error amplifier, and if the VFB pin falls more than 250mV (typical) below the positive reference, a short-circuit fault is set. Because the SS pin overrides the internal 0.8V reference during soft start, the SP7663 is capable of detecting short-circuit faults throughout the duration of soft start as well as in regular operation.

#### **Over-Current Protection**

The Over-current protection feature can only be used on output voltages  $\leq 3.3$  volts. It is limited by the common mode rating of the operational amplifier used to sense the voltage across the inductor. Over-current is detected by monitoring a differential voltage

across the output inductor as shown in the next figure.

# SP7663 L = 1.5uH, DCR = 9.2mΩ VOUT R3 R3 S11KΩ R4 5.11KΩ

CSP

6.8nF

CS

0.1uF

#### Over-current detection circuit

ISP

ISN

Inputs to an over-current detection comparator, set to trigger at 60 mV nominal, are connected to the inductor as shown. Since the average voltage sensed by the comparator is equal to the product of inductor current and inductor DC resistance (DCR), then IMAX = 60mV / DCR. Solving this equation for the specific inductor in circuit 1, IMAX = 9.2A. When IMAX is reached, a 120 ms time-out is initiated, during which top and bottom drivers are turned off. Following the time-out, a restart is attempted. If the fault condition persists, then the time-out is repeated (referred to as hiccup).

# Increasing the Current Limit

If it is desired to set  $I_{MAX} > \{60mV/DCR\}$  (in this case larger than 9.6A), then a resistor R9 should be added as shown in the next figure. R9 forms a resistor divider and reduces the voltage seen by the comparator.

Since: 
$$\frac{60\text{mV}}{\text{R9}} = \frac{(\text{IMAX} \cdot \text{DCR})}{\{\text{R3} + \text{R4} + \text{R9}\}}$$

Solving for R9 we get:

$$R9 = \frac{[60\text{mV} \cdot (R3 + R4)]}{[(I_{MAX} \cdot DCR) - 60\text{mV}]}$$

As an example: if desired IMAX is 9A, then  $R9 = 26.4k\Omega$ .

As an example: for IMAX of 5A and Vout of 3.3V, calculated R8 is  $1.1M\Omega$ .



Over-current detection circuit for IMAX > 60mV / DCR

# **Decreasing the Current Limit**

If it is required to set IMAX < {60mV / DCR, a resistor is added as shown in the following figure. R8 increases the net voltage detected by the current-sense comparator. Voltage at the positive and negative terminal of comparator is given by:

Since the comparator is triggered at 60mV: VSP-VSN = 60 mV

Combining the above equations and solving for R8:

R8 =
$$R4 \cdot \frac{[V_{OUT} - 60mV + (I_{MAX} \cdot DCR)]}{60mV - (I_{MAX} \cdot DCR)}$$



Over-current detection circuit for IMAX < {60mV / DCR}

# **Handling of Faults**

Upon the detection of power (UVLO), thermal, or short-circuit faults, the SP7663 is forced into an idle state where the SS and COMP pins are pulled low and both switches are held off. In the event of UVLO fault, the SP7663 remains in this idle state until the UVLO fault is removed. Upon the detection of a thermal or short-circuit fault, an internal 120ms timer is activated. In the event of a short-circuit fault, a restart is attempted immediately after the 120ms timeout expires. Whereas, when a thermal fault is detected the 120ms delay continuously recycles and a restart cannot be attempted until the thermal fault is removed and the timer expires.

# **Error Amplifier and Voltage Loop**

The heart of the SP7663 voltage error loop is a high performance, wide bandwidth transconductance amplifier. Because of

the amplifier's current limited (+/-150µA) transconductance, there are many ways to compensate the voltage loop or to control the COMP pin externally. If a simple, single-pole, single-zero response is desired, then compensation can be as simple as an RC circuit to Ground. If a more complex compensation is required, then the amplifier has enough bandwidth (45° at 4 MHz), and enough gain (60dB) to run Type III compensation schemes with adequate gain and phase margins at crossover frequencies greater than 50kHz.

The common mode output of the error amplifier is 0.9V to 2.2V. Therefore, the PWM voltage ramp has been set between 1.1V and 2.2V to ensure proper 0% to 100% duty cycle capability. The voltage loop also includes two other very important features. One is a nonsynchronous startup mode. Basically, the synchronous rectifier cannot turn on unless the high side switch has attempted to turn on or the SS pin has exceeded 1.7V. This feature prevents the controller from "dragging down" the output voltage during startup or in fault modes.



The second feature is a 100% duty cycle timeout that ensures synchronized refreshing of the BST capacitor at very high duty

ratios. In the event that the high side NFET is on for 20 continuous clock cycles, a reset is given to the PWM flip flop half way through the 21st cycle. This forces GL to rise for the cycle, in turn refreshing the BST capacitor. The boost capacitor is used to generate a high voltage drive supply for the high side switch, which is Vcc above V<sub>IN</sub>.

#### **Power MOSFETs**

The SP7663 contains a pair of integrated low resistance N-channel switches designed to drive up to 6A of output current. Care should be taken to de-rate the output current based on the thermal conditions in the system such as ambient temperature, airflow and heat sinking. Maximum output current could be limited by thermal limitations of a particular application by taking advantage of the integrated-over-temperature protective scheme employed in the SP7663. The SP7663 incorporates a built-in overtemperature protection to prevent internal overheating.

# **Setting Output Voltages**

The SP7663 can be set to different output voltages. The relationship in the following formula is based on a voltage divider from the output to the feedback pin VFB, which is set to an internal reference voltage of 0.80V. Standard 1% metal film resistors of surface mount size 0603 are recommended.

Vout = 
$$0.80V [R1 / R2 + 1] => R2 = R1 / [ (Vout / 0.80V) - 1]$$

Where R1 =  $10K\Omega$  and for Vout = 0.80V setting, simply remove R2 from the board. Furthermore, one could select the value of the R1 and R2 combination to meet the exact output voltage setting by restricting the R1 resistance range such that  $10K\Omega < R1 < 100K\Omega$  for overall system loop stability.

#### **Inductor Selection**

There are many factors to consider in selecting the inductor including core material. inductance vs. frequency, current handling capability, efficiency, size and EMI. In a typical SP7663 circuit, the inductor is chosen primarily for value, saturation current and DC resistance. Increasing the inductor value will decrease output voltage ripple, but degrade transient response. Low inductor values provide the smallest size, but cause large ripple currents, poor efficiency and require more output capacitance to smooth out the larger ripple current. The inductor must be able to handle the peak current at the switching frequency without saturating, and the copper resistance in the winding should be kept as low as possible to minimize resistive power loss. A good compromise between size, loss and cost is to set the inductor ripple current to be within 20% to 40% of the maximum output current.

The switching frequency and the inductor operating point determine the inductor value as follows:

$$L = \frac{\text{Vout } \cdot (\text{Vin(MAX)} - \text{Vout})}{\text{Vin(MAX)} \cdot fs \cdot \text{Kr} \cdot \text{Iout(MAX)}}$$

where:

fs = switching frequency

KR = ratio of the AC inductor ripple current to the maximum output current

The peak-to-peak inductor ripple current is:

$$I_{PP} = \frac{V_{OUT} \cdot (V_{IN(MAX)} - V_{OUT})}{V_{IN(MAX)} \cdot f_{S} \cdot L}$$

Once the required inductor value is selected, the proper selection of core material is based on peak inductor current and efficiency requirements. The core must be large enough not to saturate at the peak inductor current

$$I_{PEAK} = I_{OUT(MAX)} + \frac{I_{PP}}{2}$$

and provide low core loss at the high switching frequency. Low cost powderediron cores have a gradual saturation characteristic but can introduce considerable AC core loss, especially when the inductor value is relatively low and the ripple current is high. Ferrite materials, although more expensive, have an abrupt saturation characteristic with the inductance dropping sharply when the peak design current is exceeded. Nevertheless, they are preferred at high switching frequencies because they present very low core loss while the designer is only required to prevent saturation. In general, ferrite or molypermalloy materials are a better choice for all but the most cost sensitive applications.

#### **Optimizing Efficiency**

The power dissipated in the inductor is equal to the sum of the core and copper losses. To minimize copper losses, the winding resistance needs to be minimized, but this usually comes at the expense of a larger inductor. Core losses have a more significant contribution at low output current where the copper losses are at a minimum, and can typically be neglected at higher output currents where the copper losses dominate. Core loss information is usually available from the magnetics vendor. Proper inductor selection can affect the resulting power supply efficiency by more than 15%!

The copper loss in the inductor can be calculated using the following equation:

 $P_{L(Cu)} = I_{L(RMS)}^2 \cdot R_{WINDING}$  where  $I_{L(RMS)}$  is the RMS inductor current that can be calculated as follows:

$$I_{L(RMS)} = I_{OUT(MAX)} \cdot \sqrt{1 + \frac{1}{3} \left(\frac{I_{PP}}{I_{OUT(MAX)}}\right)^2}$$

## **Output Capacitor Selection**

The required ESR (Equivalent Series Resistance) and capacitance drive the selection of the type and quantity of the output capacitors. The ESR must be small enough that both the resistive voltage deviation due to a step change in the load current and the output ripple voltage do not exceed the tolerance limits expected on the output voltage. During an output load transient, the output capacitor must supply all the additional current demanded by the load until the SP7663 adjusts the inductor current to the new value.

In order to maintain Vout, the capacitance must be large enough so that the output voltage is held up while the inductor current ramps to the value corresponding to the new load current. Additionally, the ESR in the output capacitor causes a step in the output voltage equal to the current. Because of the fast transient response and inherent 100% to 0% duty cycle capability provided by the SP7663 when exposed to output load transients, the output capacitor is typically chosen for ESR, not for capacitance value.

The ESR of the output capacitor, combined with the inductor ripple current, is typically the main contributor to output voltage ripple. The maximum allowable ESR required to maintain a specified output voltage ripple can be calculated by:

$$Resr \le \frac{\Delta Vout}{I_{PK-PK}}$$

where:

 $\Delta$ Vout = Peak-to-Peak Output Voltage Ripple I<sub>PK-PK</sub> = Peak-to-Peak Inductor Ripple Current

The total output ripple is a combination of the ESR and the output capacitance value and can be calculated as follows:

$$\Delta V_{OUT} = \sqrt{\left(\frac{I_{PP} \cdot (1 - D)}{f_{s} \cdot C_{OUT}}\right)^{2} + \left(I_{PP} \cdot R_{ESR}\right)^{2}}$$

fs = Switching Frequency
D = Duty Cycle
Couτ = Output Capacitance Value

#### **Input Capacitor Selection**

The input capacitor should be selected for ripple current rating, capacitance and voltage rating. The input capacitor must meet the ripple current requirement imposed by the switching current. In continuous conduction mode, the source current of the high-side MOSFET is approximately a square wave of duty cycle Vout/Vin. More accurately, the current wave form is trapezoidal, given a finite turn-on and turn-off, switch transition slope. Most of this current is supplied by the input bypass capacitors. The RMS current handling capability of the input capacitors is determined at maximum output current and under the assumption that the peak-to-peak inductor ripple current is low, it is given by:

$$I_{CIN(RMS)} = I_{OUT(MAX)} \cdot \sqrt{D(1 - D)}$$

The worst case occurs when the duty cycle D is 50% and gives an RMS current value equal to  $I_{OUT}/2$ . Select input capacitors with adequate ripple current rating to ensure reliable operation.

The power dissipated in the input capacitor is:

$$Pcin = I^{2}cin(rms) \cdot Resr(cin)$$

This can become a significant part of power losses in a converter and hurt the overall energy transfer efficiency. The input voltage ripple primarily depends on the input

capacitor ESR and capacitance. Ignoring the inductor ripple current, the input voltage ripple can be determined by:

$$\Delta V_{\text{IN}} = \\ I_{\text{OUT(MAX)}} \bullet Resr(\text{cin}) + \underbrace{I_{\text{OUT(MAX)}} \bullet V_{\text{OUT}} \bullet (V_{\text{IN}} - V_{\text{OUT}})}_{V_{\text{IN}}} \\ \bullet f_{\text{S}} \bullet C_{\text{IN}}$$

The capacitor type suitable for the output capacitors can also be used for the input capacitors. However, exercise extra caution when tantalum capacitors are used. Tantalum capacitors are known for catastrophic failure when exposed to surge current, and input capacitors are prone to such surge current when power supplies are connected "live" to low impedance power sources. Although tantalum capacitors have been successfully employed at the input, it is generally not recommended.

#### **Loop Compensation Design**

The open loop gain of the whole system can be divided into the gain of the error amplifier, PWM modulator, buck converter output stage, and feedback resistor divider. In order to cross over at the desired frequency cut-off (FCO), the gain of the error amplifier must compensate for the attenuation caused by the rest of the loop at this frequency. The goal of loop compensation is to manipulate loop frequency response such that its crossover gain at 0db, results in a slope of -20db/decade.

The first step of compensation design is to pick the loop crossover frequency. High crossover frequency is desirable for fast transient response, but often jeopardizes the power supply stability. Crossover frequency should be higher than the ESR zero but less than 1/5 of the switching frequency or



SP7663 Voltage Mode Control Loop with Loop Dynamic

60kHz. The ESR zero is contributed by the ESR associated with the output capacitors and can be determined by:

$$f_{Z(ESR)} = \frac{1}{2\pi \cdot \text{Cout} \cdot \text{ResR}}$$

The next step is to calculate the complex conjugate poles contributed by the LC output filter,

$$f_{\text{P(LC)}} = \frac{1}{2\pi \cdot \sqrt{\text{L} \cdot \text{Cout}}}$$

When the output capacitors are of a Ceramic Type, the SP7663 Evaluation Board requires a Type III compensation circuit to give a phase boost of 180° in order to counteract the effects of an underdamped resonance of the output filter at the double pole frequency.



Bode Plot of Type III Error Amplifier Compensation.



Type III Error Amplifier Compensation Circuit















Output Ripple, lout=6A



Start up Response, No Load





Load Step Response, lout=3A -6A



Load Step Response, lout=0A -6A





OCP Hiccup Response time Dead Short



| Part Number   | Junction Temperature             | Package                 |
|---------------|----------------------------------|-------------------------|
| SP7663ER/TR   | 40°C to +125°C26 Pin             | 7 X 4 DFN<br>(Option 2) |
| SP7663ER-L/TR | 40°C to +125°C(Lead Free) 26 Pin | 7 X 4 DFN<br>(Option 2) |

/TR = Tape and Reel Pack quantity is 3,000 26 pin DFN.



**Sipex Corporation** 

Headquarters and Sales Office 233 South Hillview Drive Milpitas, CA 95035 TEL: (408) 934-7500 FAX: (408) 935-7600

Sipex Corporation reserves the right to make changes to any products described herein. Sipex does not assume any liability arising out of the application or use of any product or circuit described herein; neither does it convey any license under its patent rights nor the rights of others.