# Designer's Data Sheet # TMOS IV **Power Field Effect Transistor N-Channel Enhancement-Mode DPAK for Surface Mount or Insertion Mount** This advanced "E" series of TMOS power MOSFETs is designed to withstand high energy in the avalanche and commutation modes. These new energy efficient devices also offer drain-to-source diodes with fast recovery times. Designed for low voltage, high speed switching applications in power supplies, converters and PWM motor controls, these devices are particularly well suited for bridge circuits where diode speed and commutating safe operating area are critical, and offer additional safety margin against unexpected voltage transients. - Internal Source-to-Drain Diode Designed to Replace External Zener Transient Suppressor — Absorbs High Energy in the Avalanche Mode - Unclamped Inductive Switching (UIS) Energy Capability Specified at 100°C. - Commutating Safe Operating Area (CSOA) Specified for Use in Half and Full Bridge Circuits. - Source-to-Drain Diode Recovery Time Comparable to a Discrete Fast Recovery Diode. - Drode is Characterized for Use in Bridge Circuits. - Available With Long Leads, Add -1 Suffix TMOS MTD10N05E Motorola Preferred Device **TMOS POWER FETs** ### MAXIMUM RATINGS (T.) = 25°C unless otherwise noted) | Rating | Symbol | Value | Unit | |----------------------------------------------------------------------------|-------------------------------------|--------------|---------------| | Drain-Source Voltage | VDSS | 50 | Vdc | | Drain-Gate Voltage (R <sub>GS</sub> = 1 MΩ) | VDGR | 50 | Vdc | | Gate-Source Voltage — Continuous — Non-repetitive ( $t_p \le 50 \ \mu s$ ) | V <sub>GS</sub><br>V <sub>GSM</sub> | ± 20<br>± 40 | Vdc<br>Vpk | | Drain Current — Continuous<br>— Pulsed | lDM | 10<br>24 | Adc | | Total Power Dissipation @ T <sub>C</sub> = 25°C<br>Derate above 25°C | PD | 20<br>0.16 | Watts<br>W/°C | | Operating and Storage Temperature Range | TJ, T <sub>stg</sub> | -65 to 150 | °C | #### THERMAL CHARACTERISTICS | Thermal Resistance — Junction to Case — Junction to Ambient — Junction to Ambient (1) | R <sub>Ø</sub> JC<br>R <sub>Ø</sub> JA | 6.25<br>100<br>71.4 | °C/W | |-----------------------------------------------------------------------------------------|----------------------------------------|---------------------|------| | Maximum Device Temperature for Soldering<br>Purposes (for 5 seconds maximum) | TL | 260 | °C | (1) These ratings are applicable when surface mounted on the minimum pad size recommended (continued) Designer's Data for "Worst Case" Conditions - The Designer's Data Sheet permits the design of most circuits entirely from the information presented. Limit curves — representing boundaries on device characteristics — are given to facilitate "worst case" design Preferred device is a Motorola recommended choice for future use and best overall value. ## **ELECTRICAL CHARACTERISTICS** ( $T_C = 25^{\circ}C$ unless otherwise noted) | Chara | acteristic | Symbol | Min | Max | Unit | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|----------------------|---------------|---------------------|------|--| | OFF CHARACTERISTICS | | | | | | | | Drain-Source Breakdown Voltage (VGS = 0, ID = 0.25 mA) | Ł | V <sub>(BR)DSS</sub> | 50 | _ | Vdc | | | Zero Gate Voltage Drain Current $(V_{DS} = Rated\ V_{DSS},\ V_{GS} = 0)$ $(V_{DS} = Rated\ V_{DSS},\ V_{GS} = 0,\ 1)$ | | IDSS | _ | 10<br>100 | μА | | | Gate-Body Leakage Current, Forward (VGSF = 20 Vdc, VDS = 0) | | IGSSF | - | 100 | nAdc | | | Gate-Body Leakage Current, Reverse (V <sub>GSR</sub> = 20 Vdc, V <sub>DS</sub> = 0) | | IGSSR | _ | 100 | nAdc | | | N CHARACTERISTICS* | | | | | | | | Gate Threshold Voltage<br>(VDS = VGS, ID = 1 mA)<br>TJ = 100°C | | VGS(th) | 2<br>1 5 | 4 5<br>4 | Vdc | | | Static Drain-Source On-Resistance | (V <sub>GS</sub> = 10 Vdc, I <sub>D</sub> = 5 Adc) | RDS(on) | _ | 0 1 | Ohm | | | Drain-Source On-Voltage ( $V_{GS} = 1$ ) ( $I_D = 10$ Adc) ( $I_D = 5$ Adc, $T_J = 100$ °C) | 0 V) | V <sub>DS(on)</sub> | | 1 1<br>0 9 | Vdc | | | Forward Transconductance (VDS = | 15 V, I <sub>D</sub> = 5 A) | 9FS | 4.5 | _ | mhos | | | PRAIN-TO-SOURCE AVALANCHE CHA | ARACTERISTICS | | | | | | | Unclamped Drain-to-Source Avalan<br>( $I_D = 24 \text{ A}, V_{DD} = 6 \text{ V}, T_C = 25$<br>( $I_D = 10 \text{ A}, V_{DD} = 6 \text{ V}, T_C = 25$<br>( $I_D = 4 \text{ A}, V_{DD} = 6 \text{ V}, T_C = 100$ | 0. | W <sub>DSR</sub> | <u>-</u><br>- | 5<br>6<br>2 5 | mJ | | | YNAMIC CHARACTERISTICS | | | | | | | | Input Capacitance | $(V_{DS} = 25 \text{ V}, V_{GS} = 0,$ | C <sub>ISS</sub> | _ | 850 | pF | | | Output Capacitance | f = 1 MHz) | Coss | _ | 350 | | | | Reverse Transfer Capacitance | See Figure 14 | C <sub>rss</sub> | _ | 100 | | | | WITCHING CHARACTERISTICS* (TJ | = 100°C) | | | | | | | Turn-On Delay Time | | <sup>t</sup> d(on) | | 30 | ns | | | Rise Time | (V <sub>DD</sub> = 25 V, I <sub>D</sub> = 0 5 Rated I <sub>D</sub><br>R <sub>gen</sub> = 50 ohms)<br>See Figure 18 | t <sub>r</sub> | _ | 90 | | | | Turn-Off Delay Time | | td(off) | | 45 | | | | Fall Time | | t <sub>f</sub> | _ | 35 | | | | Total Gate Charge | (V <sub>DS</sub> = 0 8 Rated V <sub>DSS</sub> ,<br>I <sub>D</sub> = Rated I <sub>D</sub> , V <sub>GS</sub> = 10 V)<br>See Figure 15 | Ωg | 14 (Typ) | . 17 | nC | | | Gate-Source Charge | | Qgs | 7 (Typ) | _ | | | | Gate-Drain Charge | | Q <sub>gd</sub> | 7 (Typ) | | | | | OURCE DRAIN DIODE CHARACTER | STICS* | | <del>,</del> | | | | | Forward On-Voltage | (IFM = 0 5 Rated ID,<br>$dI_S/dt = 100 A/\mu s, V_{GS} = 0$ ) | V <sub>SD</sub> | 1 (Typ) | 2 | Vdc | | | Forward Turn-On Time | | ton | Limited | by stray inductance | | | | Reverse Recovery Time | | t <sub>rr</sub> | 50 (Typ) | _ | ns | | <sup>\*</sup>Pulse Test Pulse Width = 300 $\mu$ s, Duty Cycle $\leq$ 2%. = 10 VVGS ID, DRAIN CURRENT (AMPS) 6 V 5 V 4 V VDS, DRAIN-TO-SOURCE VOLTAGE (VOLTS) Figure 1. Power Derating Figure 2. On-Region Characteristics Figure 3. Gate-Threshold Voltage Variation With Temperature Figure 4. Transfer Characteristics Figure 5. Breakdown Voltage Variation With Temperature Figure 6. On-Resistance versus Drain Current ## SAFE OPERATING AREA INFORMATION Figure 7. On-Resistance Variation With Temperature # DRAIN CURRENT PACKAGE LIMIT R<sub>DS(on)</sub> LIMIT THERMAL LIMIT 0.5 VGS = 10 V. SINGLE PULSE = 25°C Tc 0.3 VDS, DRAIN-TO-SOURCE VOLTAGE (VOLTS) Figure 8. Maximum Rated Forward Biased Safe Operating Area #### FORWARD BIASED SAFE OPERATING AREA The FBSOA curves define the maximum drain-tosource voltage and drain current that a device can safely handle when it is forward biased, or when it is on, or being turned on. Because these curves include the limitations of simultaneous high voltage and high current, up to the rating of the device, they are especially useful to designers of linear systems. The curves are based on a case temperature of 25°C and a maximum junction temperature of 150°C. Limitations for repetitive pulses at various case temperatures can be determined by using the thermal response curves. Motorola Application Note, AN569, "Transient Thermal Resistance-General Data and Its Use" provides detailed instructions. #### **SWITCHING SAFE OPERATING AREA** The switching safe operating area (SOA) of Figure 9 is the boundary that the load line may traverse without incurring damage to the MOSFET. The fundamental limits are the peak current, IDM and the breakdown voltage, V(BR)DSS. The switching SOA shown in Figure 9 is applicable for both turn-on and turn-off of the devices for switching times less than one microsecond. The power averaged over a complete switching cycle must be less than: $$\frac{T_{J(max)} - T_{C}}{R_{\theta JC}}$$ Figure 9. Maximum Rated Switching Safe Operating Area Figure 10. Thermal Response ## **COMMUTATING SAFE OPERATING AREA (CSOA)** The Commutating Safe Operating Area (CSOA) of Figure 12 defines the limits of safe operation for commutated source-drain current versus re-applied drain voltage when the source-drain diode has undergone forward bias. The curve shows the limitations of $I_{FM}$ and peak $V_R$ for a given commutation speed. It is applicable when waveforms similar to those of Figure 11 are present. Full or half-bridge PWM DC motor controllers are common applications requiring CSOA data. The time interval $t_{frr}$ is the speed of the commutation cycle. Device stresses increase with commutation speed, so $t_{frr}$ is specified with a minimum value. Faster commutation speeds require an appropriate derating of $l_{FM}$ , peak $V_{R}$ or both. Ultimately, $t_{frr}$ is limited primarily by device, package, and circuit impedances. Maximum device stress occurs during $t_{rr}$ as the diode goes from conduction to reverse blocking. $V_{DS(pk)}$ is the peak drain-to-source voltage that the device must sustain during commutation; $I_{FM}$ is the maximum forward source-drain diode current just prior to the onset of commutation. $V_R$ is specified at 80% of $V_{\left(BR\right)DSS}$ to ensure that the CSOA stress is maximized as IS decays from IRM to zero. RGS should be minimized during commutation. Ty has only a second order effect on CSOA. Stray inductances, $L_i$ in Motorola's test circuit are assumed to be practical minimums. Figure 12. Commutating Safe Operating Area (CSOA) Figure 14. Capacitance Variation Figure 11. Commutating Waveforms Figure 13. Commutating Safe Operating Area Test Circuit Figure 15. Gate-Charge versus Gate-to-Source Voltage MTD10N05E Figure 16. Unclamped Inductive Switching Test Circuit Figure 17. Unclamped Inductive Switching Waveforms ## **RESISTIVE SWITCHING** Figure 18. Switching Test Circuit Figure 19. Switching Waveforms