## 2000 MHz / 200 MHz Twin PLL ### **Description** U2789B is a low power twin PLL manufactured with TEMIC's advanced UHF process. The maximum operating frequency is 2000 MHz and 200 MHz respectively. It features a wide supply voltage range from 2.7 to 5.5 V. Prescaler and power down function for both PLL's is integrated. Applications are wireless telephones, e.g. DECT phones. #### **Features** - Very low current consumption (typical 3 V/12 mA) - Supply voltage range 2.7 V 5.5 V - Maximum input frequency PLL1: 2000 MHz, PLL2: 200 MHz - 2 pins for separate power down functions - Output for PLL lock status - Prescaler 32/33 for PLL1 and 8/9 for PLL2 - SSO20 package - ESD protected according to MIL-STD 833 method 3015 cl.2 #### **Benefits** - Low current consumption leads to extended talk time - Twin PLL saves costs and space - One foot print for all TEMIC twin PLL's saves designin time ### **Block Diagram** # **Ordering Information** | Extended Type Number | Package | Remarks | | | |----------------------|---------|------------------------------|--|--| | U2789B-AFS | SSO20 | Rail, MOQ 830 pcs. | | | | U2789B-AFSG3 | SSO20 | Tape and reel, MOQ 4000 pcs. | | | # **Pin Description** | Pin | Symbol | Function | |-----|------------------------|---------------------------------------------------------| | 1 | 5I/Port 0 | 5I – Control input / o.c.output | | 2 | V <sub>S</sub> digital | Power supply digital section | | 3 | CP 1 | Charge pump output of synthesizer 1 | | 4 | V <sub>S</sub> analog | Power supply analog section | | 5 | RFi 1 | RF divider input synthesizer | | 6 | $GND_D$ | Ground for digital section | | 7 | Refi | Reference oscillator input | | 8 | NC | Not connected | | 9 | HPD 1/<br>Port 1 | Hardware power down input of synthesizer 1 / o.c.output | | 10 | Lock/<br>Port 2 | Lock output / o.c.output / testmode output | | 11 | Clock | 3-wire-bus: serial clock input | | 12 | Data | 3-wire-bus: serial data input | | 13 | Enable | 3-wire-bus: serial enable input | | 14 | HPD 2/<br>Port 4 | Hardware power down input of synthesizer 2 / o.c.output | | 15 | $GND_A$ | Ground for analog section | | 16 | RFi 2 | RF divider input synthesizer 2 | | 17 | $V_{Scp}$ | Charge pump supply voltage | | 18 | CP 2 | Charge pump output of synthesizer 2 | | 19 | Iset | Reference pin for charge pump currents | | 20 | Port 3 | o.c.output | # **Absolute Maximum Ratings** | I | Parameters | Symbol | Value | Unit | |--------------------------|------------------------------------|----------------|---------------------|------| | Supply voltage | Pins 2, 4 and 17 | $V_S, V_{Scp}$ | 6 | V | | Input voltage | | Vi | 0 to V <sub>S</sub> | V | | Pins 1, 3, 5, 8, 9, | 10, 11, 12, 13, 14, 15, 16, 18, 20 | | | | | Junction temperature | | T <sub>i</sub> | 125 | °C | | Storage temperature rang | ge | $T_{stg}$ | -40 to + 125 | °C | # **Operating Range** | P | arameters | Symbol | Value | Unit | |-------------------------|------------------|------------------|--------------|------| | Supply voltage | Pins 2, 4 and 17 | $V_S, V_{Scp}$ | 2.7 to 5.5 | V | | Ambient temperature ran | ge | T <sub>amb</sub> | -40 to +85 | °C | ### **Thermal Resistance** | | Parameters | Symbol | Value | Unit | |------------------|------------|-------------------|-------|------| | Junction ambient | SSO20 | R <sub>thja</sub> | 140 | K/W | ## **Electrical Characteristics** $T_{amb} = 25\,^{\circ}\text{C},\, V_S = 2.7$ to 5.5 V, $V_{Scp} = 5$ V, unless otherwise specified | | | | | | | _ | |------------------------------------|----------------------------------------------------------------------------------------------------|---------------------|----------|-------------------|------------|-------------------| | Parameters | Test conditions | Symbol | Min. | Тур. | Max. | Unit | | DC Supply | | | | | | | | Supply current | $V_S = 3 V$ | $I_{S}$ | | 12 | | mA | | Supply current CP | V <sub>CP</sub> = 5 V, PLL in lock condition | I <sub>CP</sub> | | 1 | | μΑ | | PLL 1 | | | | • | ' | • | | Input voltage | $f_{RFi1} = 400 - 2000 \text{ MHz}$ | V <sub>RFi1</sub> | 20 | | 200 | mV <sub>RMS</sub> | | Scaling factor prescaler | | S <sub>PSC</sub> | | 32/33 | | | | Scaling factor main counter | | $S_{\mathbf{M}}$ | 5 | | 127 | | | Scaling factor swallow counter | | $S_S$ | 0 | | 31 | | | PLL 2 | | | | • | ' | • | | Input voltage | $f_{RFi2} = 50 \text{ MHz}$<br>$f_{RFi2} = 100 - 200 \text{ MHz}$ | V <sub>RFi2</sub> | 40<br>20 | | 200<br>200 | mV <sub>RMS</sub> | | Scaling factor prescaler | Kil | S <sub>PSC</sub> | | 8/9 | • | | | Scaling factor main counter | | $S_{M}$ | 5 | | 127 | | | Scaling factor swallow | | S <sub>S</sub> | 0 | | 7 | | | Reference input | | | | • | • | • | | External reference input frequency | AC coupled sinewave | Refi | | | 22 | MHz | | External reference input amplitude | AC coupled sinewave | Refi | | 100 | | mV <sub>RMS</sub> | | Reference counter | | S <sub>R</sub> | 5 | | 127 | | | Logic input levels (Clock, | Data, Enable, HPD1, HPD | 2, 5I) | | | | | | High input level | | V <sub>iH</sub> | 1.5 | | | V | | Low input level | | $V_{iL}$ | 0 | | 0.4 | V | | High input current | | I <sub>iH</sub> | -5 | | 5 | μA | | Low input current | | $I_{iL}$ | -5 | | 5 | μA | | <b>Logic output levels (Port</b> | 0, 1, 2, 3, 4, Lock) | | | | | | | Leakage current | $V_{OH} = 5.5 \text{ V}$ | $I_{L}$ | | | 5 | μΑ | | Saturation voltage | $I_{OL} = 0.5 \text{ mA}$ | $V_{SL}$ | | | 0.4 | V | | Charge pump output ( $R_{se}$ | et = tbd. | | | | | | | Source current | $ \begin{array}{c c} V_{CP} \leqq V_{Scp}/2 & PLL1 \\ 5I = L & PLL2 \\ 5I = H & PLL2 \end{array} $ | I <sub>source</sub> | | - 1<br>-0.2<br>-1 | | mA | | Sink current | $\begin{array}{ccc} V_{CP} \leq V_{Scp}/2 & PLL1 \\ 5I = L & PLL2 \\ 5I = H & PLL2 \end{array}$ | I <sub>sink</sub> | | 1<br>0.2<br>1 | | mA | | Leakage current | $V_{CP} \leq V_{Scp}/2$ | $I_{L}$ | | ± 100 | | pA | $<sup>^{1)}</sup>$ RMS voltage at 50 $\Omega$ ### **Serial Programming Bus** Reference and programmable counters can be programmed by the 3-wire-bus (Clock, Data and Enable). After setting enable signal to low condition, the data status is transfered bit by bit on the rising edge of the clock signal into the shift register, starting with the MSB-bit. After the Enable signal returns to high condition the programmed information is loaded according to the addressbits (last three bits) into the addressed latch. Additional leading bits are ignored and there is no check made how many clock pulses arrived during enable low condition. In powerdown mode the 3-wire-bus remains active and the IC can be programmed. Data is entered with the most significant bit first. The leading bits deliver the divider or control information. The trailing three bits are the address field. There are five different addresses used. The trailing address bits are decoded upon the rising edge of the Enable signal. ### **Bit Allocation** | MSB | | | | | | | | | | | | | | | | | LSB | |------|-----|----------|------------|-----|------------|-----|--------|--------------|------------|-----|------------|-----|-----|--------------|-----|---------|-----| | Bit | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | | | | | | | | | data b | its | | | | | | | ad | dress b | its | | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | A2 | A1 | A0 | | | | | PLL1<br>M6 | M5 | M4 | M3 | M2 | M1 | <b>M</b> 0 | S4 | S3 | S2 | S1 | PLL1<br>S0 | 0 | 0 | 1 | | | | | | | | | | PLL1/2<br>R6 | R5 | R4 | R3 | R2 | R1 | PLL1/2<br>R0 | 0 | 1 | 0 | | | | | | | PLL2<br>M6 | M5 | M4 | M3 | M2 | M1 | <b>M</b> 0 | S2 | S1 | PLL2<br>S0 | 0 | 1 | 1 | | Test | 5IP | TRI<br>2 | TRI<br>1 | PS2 | PS1 | H2P | H1P | LPB | LPA | P4 | P3 | P2 | P1 | P0 | 1 | 0 | 1 | | | | | | | | | | | | | | | SPD | SPD | | | | | | | | | | | | | | | | | 5I | 2 | 1 | 1 | 1 | 0 | # **Scaling Factors** ### PGD of PLL1: S0 ... S4: These bits are setting the swallow counter $S_S$ . $S_S = S0*2^0 + S1*2^1 + ... + S3*2^3 + S4*2^4$ allowed scalling factors for $S_S$ : 0 ... 31, $S_S < S_M$ M0 ... M6: These bits are setting the main counter $S_M$ . $S_M = M0*2^0 + M1*2^1 + ... + M5*2^5 + M6*2^6$ allowed scalling factors for $S_M$ : 5 ... 127 $S_{PGD} \hbox{:} \qquad \quad \text{Total scalling factor of the programmable counter:} \\$ $S_{PGD} = (32*S_M) + S_S$ Condition: $S_S < S_M$ #### **PGD of PLL2:** S0 ... S2: These bits are setting the swallow counter $S_S$ . $S_S = S0*2^0 + S1*2^1 + S2*2^2$ allowed scalling factors for $S_S$ : 0 ... 7, $S_S < S_M$ M0 ... M6: These bits are setting the main counter $S_M$ . $S_M = M0*2^0 + M1*2^1 + ... + M5*2^5 + M6*2^6$ allowed scalling factors for $S_M$ : 5 ... 127 S<sub>PGD</sub>: Total scalling factor of the programmable counter: $S_{PGD} = (8*S_M) + S_S$ Condition: $S_S < S_M$ #### RFD of PLL1 and PLL2: R0 ... R6: These bits are setting the reference counter $S_R$ . $S_{RFD} = R0*2^0 + ... + R5*2^5 + R6*2^6$ allowed scalling factors for $S_R$ : 5 ... 127 ### **Serial Programming Bus** #### **Control bits:** P0 ... P4: o.c. output ports (1 = high impedance) LPA, LPB: selection of P2 output or locksignal LPA LPB function of pin 10 0 0.c. output P2 0 1 locksignal of synthesizer 2 1 0 locksignal of synthesizer 1 1 1 wiredor locksignal of both synthesizer H1P, H2P: selection of P1/4 output or hardware power down input of synthesizer 1/2 (0 = Port / 1 = HPD) 5IP: selection of P0 output or high current switching input for the charge pump current of synthesizer 2 (0 = Port / 1 = charge pump 2 current switch input) PS1, PS2: phase selection of synthesizer 1 and synthesizer 2 (1 = normal / 0 = invers) | | PS-PLL1/2 = 1 | PS-PLL1/2=0 | |-----------------------------------|---------------------|---------------------| | | CP1/2 | CP1/2 | | $f_R > f_P$ | $ m I_{sink}$ | I <sub>source</sub> | | $f_{\mathbf{R}} < f_{\mathbf{P}}$ | $I_{\text{source}}$ | $ m I_{sink}$ | | $f_R = f_P$ | 0 | 0 | SPD1, SPD2: software power down bit of synthesizer 1/2 (0 = powerdown / 1 = powerup) 5I: software switch for the charge pump current of synthesizer 2 (0 = low current / 1 = high current) TRI1, TRI2: enables tristate for the charge pump of synthesizer 1/2 (0 = normal / 1 = tristate) TEST: enables counter testmode (0 = disabled / 1 = enabled) | TEST | LPA | LPB | PS1 | PS2 | Testsignal at pin 10 | |------|-----|-----|-----|-----|----------------------| | 1 | 1 | 0 | 1 | X | RFD1 | | 1 | 1 | 0 | 0 | Х | PGD1 | | 1 | 0 | 1 | Х | 1 | RFD2 | | 1 | 0 | 1 | Х | 0 | PGD2 | #### Power down: When the power down mode (hardware or software) is activated, the ICs charge pump outputs are set into tristate condition before the device is powered down. To operate the software power down mode the following condition must be set: HXP = 0; power up and power down will be set by SPDX = 1 (on) and SPDX = 0 (off). To operate the hardware power down mode the following condition must be set: HXP = 1; SPDX = 1; power up and power down will be set by high and low state at the hardware power down pins 9/14. High current of charge pump synthesizer 2 is active when 5I = 1 and if 5IP = 1 the charge pump current control input pin 1 is in high state. # **Application Circuit** # **Timing Diagram Serial Bus** | Clock High Time | t <sub>CH</sub> | > 400 | ns | |-----------------------------|--------------------|--------|----| | Clock Low Time | $t_{\mathrm{CL}}$ | > 400 | ns | | Clock Period | $t_{\mathrm{PER}}$ | > 800 | ns | | Set Up Time Data to Clock | t <sub>SDC</sub> | > 100 | ns | | Hold Time Data to Clock | t <sub>HDC</sub> | > 400 | ns | | Hold Time Clock to Enable | t <sub>HCE</sub> | > 400 | ns | | Enable High Time | t <sub>EL</sub> | > 200 | ns | | Set Up Time Enable to Clock | t <sub>SEC</sub> | > 4000 | ns | ### **Dimensions in mm** Package: SSO20 Rev. A1, 22-Jul-96 # **U2789B-AFS** ### **Ozone Depleting Substances Policy Statement** It is the policy of TEMIC TELEFUNKEN microelectronic GmbH to - 1. Meet all present and future national and international statutory requirements. - Regularly and continuously improve the performance of our products, processes, distribution and operating systems with respect to their impact on the health and safety of our employees and the public, as well as their impact on the environment. It is particular concern to control or eliminate releases of those substances into the atmosphere which are known as ozone depleting substances (ODSs). The Montreal Protocol (1987) and its London Amendments (1990) intend to severely restrict the use of ODSs and forbid their use within the next ten years. Various national and international initiatives are pressing for an earlier ban on these substances. **TEMIC TELEFUNKEN microelectronic GmbH** semiconductor division has been able to use its policy of continuous improvements to eliminate the use of ODSs listed in the following documents. - 1. Annex A, B and list of transitional substances of the Montreal Protocol and the London Amendments respectively - 2. Class I and II ozone depleting substances in the Clean Air Act Amendments of 1990 by the Environmental Protection Agency (EPA) in the USA - 3. Council Decision 88/540/EEC and 91/690/EEC Annex A, B and C (transitional substances) respectively. **TEMIC** can certify that our semiconductors are not manufactured with ozone depleting substances and do not contain such substances. We reserve the right to make changes to improve technical design and may do so without further notice. Parameters can vary in different applications. All operating parameters must be validated for each customer application by the customer. Should the buyer use TEMIC products for any unintended or unauthorized application, the buyer shall indemnify TEMIC against all claims, costs, damages, and expenses, arising out of, directly or indirectly, any claim of personal damage, injury or death associated with such unintended or unauthorized use. TEMIC TELEFUNKEN microelectronic GmbH, P.O.B. 3535, D-74025 Heilbronn, Germany Telephone: 49 (0)7131 67 2831, Fax number: 49 (0)7131 67 2423