#### DESCRIPTION

The TSEV8388BG Evaluation Board (EB) is a prototype board which has been designed in order to facilitate the evaluation and the characterization of the TS8388BG device (in CBGA72) up to its 1.8 GHz full power bandwidth at up to 1 Gsps in the extended temperature range.

The high speed of the TS8388BG requires careful attention to circuit design and layout to achieve optimal performance. This four metal layer board with internal ground plane has the adequate functions in order to allow a quick and simple evaluation of the TS8388BG ADC performances over the temperature range.

The TS8388BG Evaluation Board (EB) is very straightforward as it only implements the TS8388BG ADC device, SMA connectors for input / output accesses and a 2.54 mm pitch connector compatible with HP16500C high frequency probes.

The board also implements a de-embedding fixture in order to facilitate the evaluation of the high frequency insertion loss of the inputs microstrip lines, and a die junction temperature measurement setting.

The board is constituted by a sandwich of two dielectric layers, featuring low insertion loss and enhanced thermal characteristics for operation in the high frequency domain and extended temperature range.

The board dimensions are 130 mm x 130 mm.

The board set comes fully assembled and tested, with the TS8388BG installed and heatsink.





# ADC 8 bit 1 Gsps Evaluation Board

# TSEV8388BG

January 2002





# **TABLE OF CONTENTS**

| 1. T                                         | SEV8388BG BLOCK DIAGRAM                                                                                                                                                                                        | 4  |
|----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| 2. D                                         | ETAILED DESCRIPTION                                                                                                                                                                                            | 5  |
| 2.1.<br>2.2.                                 | BOARD MECHANICAL CHARACTERISTICS<br>LAYOUT INFORMATION                                                                                                                                                         |    |
| <b>3.</b> P                                  | ACKAGE DESCRIPTION                                                                                                                                                                                             | 8  |
| 3.1.<br>3.2.<br>3.3.                         | PACKAGE PIN DESCRIPTION<br>TS8388BG PINOUT OF CBGA72 PACKAGE<br>THERMAL CHARACTERISTICS                                                                                                                        | 9  |
| 4. A                                         | PPLICATION INFORMATIONS                                                                                                                                                                                        | 11 |
| 4.1.<br>4.2.<br>4.3.<br>4.4.<br>4.5.<br>4.6. | ANALOG INPUTS<br>CLOCK INPUTS<br>SETTING THE DIGITAL OUTPUT DATA FORMAT<br>ADC GAIN ADJUST<br>SMA CONNECTORS AND MICROSTRIP LINES DE-EMBEDDING FIXTURE<br>TEMPERATURE MONITORING AND DATA READY RESET FUNCTION |    |
| 5. O                                         | PERATING CHARACTERISTICS                                                                                                                                                                                       | 15 |
|                                              | PERATING PROCEDURE / QUICK START / RECOMMANDATIONS OF USE                                                                                                                                                      |    |
| 7. A                                         | BSOLUTE MAXIMUM RATINGS                                                                                                                                                                                        | 17 |
|                                              | SEV8388BG ELECTRICAL SCHEMATIC                                                                                                                                                                                 |    |
| 9. T                                         | EST BENCH DESCRIPTION                                                                                                                                                                                          | 24 |
| 10.                                          | ORDERING INFORMATION                                                                                                                                                                                           | 25 |
| 10.1<br>10.2                                 |                                                                                                                                                                                                                |    |

# LIST OF FIGURES

| Figure 1 : TSEV8388BG BLOCK DIAGRAM                                            | 4  |
|--------------------------------------------------------------------------------|----|
| Figure 2 : TS8388BG DIE JUNCTION TEMPERATURE MEASUREMENT SETUP                 | 13 |
| Figure 3 : TRANSISTOR VBE FORWARD VOLTAGE VERSUS JUNCTION TEMPERATURE (I=3mA)  | 13 |
| Figure 4 : TSEV8388BG ELECTRICAL SCHEMATIC                                     | 18 |
| Figure 5 : BOARD DIGITAL OUTPUTS DEFAULT OPTION                                |    |
| Figure 6 : BOARD DIGITAL OUTPUTS OPTION USING MC100EL16 DIFFERENTIAL RECEIVERS | 19 |
| Figure 7 : BGA72 ASSEMBLY WITH THERMAL HEATSINK                                | 20 |
| Figure 8 : COMPONENT SIDE DESCRIPTION                                          | 20 |
| Figure 9 : GROUND PLANE                                                        | 21 |
| Figure 10 : POWER SUPPLIES PLANES                                              | 21 |
| Figure 11 : TSEV8388BG EVALUATION BOARD : COMPONENTS PLACEMENT                 | 22 |
| Figure 12 : TSEV8388BG EVALUATION BOARD : TOP VIEW (SIGNAL SIDE)               | 23 |
| Figure 13 : TSEV8388BG EVALUATION BOARD : BOTTOM VIEW                          | 23 |
|                                                                                |    |

| Figure  | 14 · DIFFERENTIAL  | ANALOG AND ( | CLOCK INPUTS | CONFIGURATIO  | N                                       | 24 |
|---------|--------------------|--------------|--------------|---------------|-----------------------------------------|----|
|         |                    |              |              |               |                                         |    |
| Figure  | 15 SINGLE-ENDER    | ) ANALOG AND | CLOCK INPUT  | CONFIGURATION | ۸                                       | 24 |
| i igaio | IO . ON OLL LINDLE | ,            |              | 001110010101  | • • • • • • • • • • • • • • • • • • • • |    |





## 1 TSEV8388BG BLOCK DIAGRAM





### **2** DETAILED DESCRIPTION

### 2.1 BOARD MECHANICAL CHARACTERISTICS

### BOARD LAYERS THICKNESS PROFILE :

The board layers number, thickness, and functions are given below, from top to bottom :

| Layer 1 : Copper layer                                            | Copper thickness = 35 μm<br>AC signals traces = 50 ohms microstrip lines<br>DC signals traces (GORB, GAIN, DIODE)                                                            |
|-------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Layer 2 :<br>RO4003 dielectric layer (Hydrocarbon / wovenglass) : | Layer thickness = $200 \ \mu m$<br>dielectric constant = $3.4 \ @ 10 \ GHz$<br>- $0.044 \ dB / inch insertion loss @ 2.5 \ GHz- 0.318 \ dB / inch insertion loss @ 18 \ GHz$ |
| Layer 3 : Copper layer                                            | Copper thickness = 35 μm<br>upper ground plane = reference plane<br>50 ohms microstrip return                                                                                |
| Layer 4 : BT / Epoxy dielectric layer                             | Layer thickness = 1.2 mm                                                                                                                                                     |
| Layer 5 : Copper layer                                            | Copper thickness = $35 \ \mu m$<br>lower ground plane (board mechanical rigidity)                                                                                            |
| Layer 6 : BT / Epoxy dielectric layer                             | Layer thickness = 1.2 mm                                                                                                                                                     |
| Layer 7 : Copper layer                                            | Copper thickness = 35 $\mu$ m<br>Power planes = VEEA, VEED, VEET, VDD, VCC, VPLUSD ground plane                                                                              |

The TSEV8388BG is a seven layer PCB constituted by four copper layers and three dielectric layers.

The four metal layers correspond respectively from top to bottom to the AC and DC signals layer (layer 1) (Fig.8), two ground layers (layers 3 and 5) (Fig.9), and one supply layer (layer 7) (Fig.10).

The upper inner ground plane (layer 3) constitutes the reference plane for the 50 ohms impedance signal traces. The lower inner ground plane (layer 5) is used for dielectric substrate rigidity and is a replica of the upper ground plane.

The backside metal layer is dedicated to the power supplies planes, surrounded by a ground plane.

The three dielectric layers are respectively (from top to bottom) constituted by a low insertion loss dielectric layer (RO4003) (layer 2) and two parallel BT/Epoxy dielectric layers (layers 4 and 6).

Considering the severe mechanical constraints due to the wide temperature range and the high frequency domain in which the board is to operate, it was necessary to use a sandwich of two different dielectric materials, with specific characteristics :

A low insertion loss RO4003 Hydrocarbon / wovenglass dielectric layer of 200 μm thickness, chosen for its low loss (- 0.318 dB / inch) and enhanced dielectric consistency in the high frequency domain. The RO4003 dielectric layer is dedicated to the routing of the 50 ohms impedance signal traces. (The RO4003 typical dielectric constant is 3.4 @ 10 GHz). The RO4003 dielectric layer characteristics are very close to PTFE in terms of insertion loss characteristics.

A BT / Epoxy dielectric layer of 2 mm total thickness which is sandwiched between the upper ground plane and the back-side supply layer.

The BT / Epoxy layer has been chosen because of its enhanced mechanical characteristics for elevated temperature operation. The typical dielectric constant is 4.5 @ 1 MHz.

More precisely, the BT / Epoxy dielectric layer offers enhanced characteristics compared to FR4 Epoxy, namely :

- higher operating temperature value : 170° C (125° C for FR4),
- better with standing of thermal shocks (- 65° C up to 170° C).

The total board thickness is 2.6 mm.

The previously described mechanical and frequency characteristics makes the board particularly suitable for the device evaluation and characterization in the high frequency domain and in the military temperature range.

#### ANALOG INPUT, CLOCK INPUT, DE-EMBEDDING FIXTURE ACCESSES :

The differential active inputs (Analog, Clock, De-embedding fixture) are provided by SMA connectors. Reference : RADIALL R 125620001.

Connector mounting plates have been used for fastening the SMA connectors.





### DIGITAL OUTPUTS ACCESSES :

Access to the differential output data port is provided by a 2.54 mm pitch connector, compatible with HP16500 Digital Acquisition System. It enables access to the converter output data, as well as proper 50 ohms differential termination.

#### **POWER SUPPLIES AND GROUND ACCESSES :**

The power supplies accesses are provided by five 4 mm section banana jacks respectively for VEEA, VEED, VEET, VDD, VPLUSD and VCC.

The Ground accesses are provided by 4 mm and two 2 mm banana jacks.

#### ADC FUNCTIONS SETTINGS ACCESSES :

For ADC functions settings accesses (GORB, Die junction temp., ADC Gain adjust), smaller 2 mm section banana jacks are provided. A potentiometer is provided for ADC gain adjust.

#### 2.2 LAYOUT INFORMATION

#### BOARD :

The TS8388BG requires proper board layout for optimum full speed operation.

The following explains the board layout recommendations and demonstrate how the Evaluation Board fulfills these implementation constraints.

A single low impedance ground plane is recommended, since it allows to lay out signal traces and power planes without interrupting the ground plane.

Therefore a multi-layer board structure has been retained for the TSEV8388BG. Four copper metal layers are used, dedicated respectively (from top to bottom) to the signal traces, ground planes and power supplies.

The input / output signals traces occupy the top metal layer. The ground planes occupy the second and third copper metal layers. The bottom metal layer is dedicated to the power supplies.

#### AC INPUTS / DIGITAL OUTPUTS :

The board uses 50 ohms impedance microstrip lines for the differential analog inputs, clock inputs, and differential digital outputs, (including the Out of Range Bit and the data ready output signal).

The input signals and clock signals must be routed on one layer only, without using any through-hole vias. The line lengths are matched to within 2 mm.

The analog and clock input lines are properly reverse terminated by 50 ohms surface mount chip resistors placed very close to the ADC device.

The digital output lines are 50 ohms differentially terminated.

The output data traces lengths are matched to within 0.25 inch (6 mm) to minimize the data output delay skew. For the TSEV8388BG the propagation delay is approximately 6.1 ps / mm (155 ps /inch). (The RO4003 typical dielectric constant is 3.4 @ 10 GHz). For more informations about different output termination options refer to the specification application notes.

#### DC FUNCTIONS SETTINGS (GORB, GAIN, DIE JUNCTION TEMP. MEASUREMENT) :

The DC signals traces are low impedance. They have been routed with 50 ohms impedance near the device because of room restriction.

#### **POWER SUPPLIES :**

The bottom metal layer 7 is dedicated to the power supplies traces (VEEA, VEED, VEET, VCC, VDD, VPLUSD). (See Fig. 10).

The supply traces are approximately 6 mm wide in order to present low impedance, and are surrounded by a ground plane connected to the two inner ground planes.

The Analog and Digital negative power supply traces are independent, but the possibility exists to short-circuit both supplies on the top metal layer (see Fig.8).

No difference in ADC high speed performance is observed when connecting both negative supply planes together. Obviously one single negative supply plane could be used for the circuit.

Each power supply incoming is bypassed by a 1 μF Tantalum capacitor in parallel with 1 nF chip capacitor. Each power supply access is decoupled very close to the device by a 10 nF and 100 pf surface mount chip capacitors in parallel.

Note : the decoupling capacitors are superposed. In this configuration, the 100 pf capacitors must be mounted first.

#### TS8388BG ON BOARD IMPLEMENTATION :

Surface-mount resistors and chip capacitors allow the closest possible connections to the device pins, for microstrip line back termination and bypassing.

 Connecting the positive supply pads : The positive supply pads denoted VCC.
 The corresponding VCC pad numbers are (19, 21, 23, 30, 39, 40).
 Each VCC power supply pad is decoupled as closely to the device as possible by a 1 nF chip capacitor.
 The VCC supply pads are connected to the back side VCC plane of the CEB.

The positive digital supply pads are denoted VPLUSD (0 V or 2.4 V). The corresponding VPLUSD pad numbers are (1, 11). Each VPLUSD power supply pad is decoupled very close to the device by a 1 nF chip capacitor. The VPLUSD supply pads are connected to the back side VPLUSD plane of the evaluation board.

- Connecting the negative supply pads :

The TS8388BG has separate analog and digital – 5 Volts supplies :

The negative analog supply pads are denoted VEE.

The VEE corresponding pad numbers are (22, 29, 31).

The negative digital supply pad is denoted DVEE.

The DVEE corresponding pad number is pad 6.

The DVEE supply pad is dedicated to the digital output buffers only.

Each VEE and DVEE power supply pad is decoupled as closely as possible near the device by a 1 nF chip capacitor.

The VEE and DVEE supply pads are respectively connected to the backside layer 7 VEE and VEED supply planes.

- Ground pads connections :

The analog ground pads are denoted GND. The corresponding GND pad numbers are (20, 26, 28, 33, 35, 37).





### **3** PACKAGE DESCRIPTION.

# 3.1 PACKAGE PIN DESCRIPTION

| Symbol                                    | Pin number                                                                                           | Function                                                                                                                                                                          |  |
|-------------------------------------------|------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| GND                                       | A2, A5, B1, B5, B10, C2, C9, D2,<br>E1, E2, E11, F1, F2, G11, J3, J9,<br>K2, K3, K4, K5, K10, L2, L5 | Ground pins.<br>To be connected to external ground plane.                                                                                                                         |  |
| V <sub>cc</sub>                           | A4, A6, B2, B4, B6, C3, H1, H2,<br>L6, L7                                                            | +5 V positive supply.                                                                                                                                                             |  |
| V <sub>EE</sub>                           | A3, B3, G1, G2, J1, J2                                                                               | 5 V analog negative supply                                                                                                                                                        |  |
| DV <sub>EE</sub>                          | F10, F11                                                                                             | -5 V digital negative supply.                                                                                                                                                     |  |
| V <sub>IN (1)</sub>                       | L3                                                                                                   | In phase (+) analog input signal of the sample and Hold differential preamplifier.                                                                                                |  |
| V <sub>INB (1)</sub>                      | L4                                                                                                   | Inverted phase (-) of ECL clock input signal (CLK).                                                                                                                               |  |
| CLK                                       | C1                                                                                                   | In phase (+) ECL clock input signal. The analog input is sampled and held on the rising edge of the CLK signal.                                                                   |  |
| CLKB                                      | D1                                                                                                   | Inverted phase (-) of ECL clock input signal (CLK).                                                                                                                               |  |
| B0, B1, B2, B3, B4, B5, B6,<br>B7         | A8, A9, A10, D10, H11, J11, K9,<br>K8                                                                | In phase (+) digital outputs.<br>B0 is the LSB. B7 is the MSB.                                                                                                                    |  |
| B0B, B1B, B2B, B3B, B4B,<br>B5B, B6B, B7B | B7, B8, B9, C11, G10, H10, L10,<br>L9                                                                | Inverted phase (-) Digital outputs.<br>B0B is the inverted LSB. B7B is the inverted MSB.                                                                                          |  |
| OR                                        | К7                                                                                                   | In phase (+) Out of Range Bit.<br>Out of Range is high on the leading edge of code 0 and code 256.                                                                                |  |
| ORB                                       | L8                                                                                                   | Inverted phase (+) of Out of Range Bit (OR).                                                                                                                                      |  |
| DR                                        | E10                                                                                                  | In phase (+) output of Data Ready Signal.                                                                                                                                         |  |
| DRB                                       | D11                                                                                                  | Inverted phase (-) output of Data Ready Signal (DR).                                                                                                                              |  |
| GORB                                      | A7                                                                                                   | Gray or Binary select output format control pin.<br>– Binary output format if GORB is floating or V <sub>CC</sub> .<br>– Gray output format if GORB is connected at ground (0 V). |  |
| GAIN                                      | K6                                                                                                   | ADC gain adjust pin.<br>The gain pin is by default grounded, the ADC gain transfer fuction<br>is nominally close to one.                                                          |  |
| DIOD/DRRB                                 | K1                                                                                                   | Die function temperature measurement pin and asynchronous data ready reset active low, single ended ECL input.                                                                    |  |
| V <sub>PLUSD</sub>                        | B11, C10, J10, K11                                                                                   | + 2.4 V for LVDS output levels otherwise to GND (1)                                                                                                                               |  |
| NC                                        | A1, A11, L1, L11                                                                                     | Not connected.                                                                                                                                                                    |  |

Note 1 : The common mode level of the output buffers is 1.2V below the positive digital supply. For ECL compatibility the positive digital supply must be set at 0V (ground ). For LVDS compatibility (output common mode at +1.2V) the positive digital supply must be set at 2.4V. If the subsequent LVDS circuitry can withstand a lower level for input common mode, it is recommended to lower the positive digital supply level in the same proportion in order to spare power dissipation.

### 3.2 TS8388BG PINOUT OF CBGA72 PACKAGE







#### THERMAL CHARACTERISTICS 3.3

### THERMAL RESISTANCE FROM JUNCTION TO AMBIENT : rthja

The following table lists the convector thermal performances parameters of the device itself, with no external heatsink added.

| Air flow<br>(m/s) | Estimated ja thermal resistance<br>(°C / W) |  |
|-------------------|---------------------------------------------|--|
| 0                 | 45                                          |  |
| 0,5               | 35,8                                        |  |
| 1                 | 30,8                                        |  |
| 1,5               | 27,4                                        |  |
| 2                 | 24,9                                        |  |
| 2,5               | 23                                          |  |
| 3                 | 21,5                                        |  |
| 4                 | 19,3                                        |  |
| 5                 | 17,7                                        |  |



# THERMAL RESISTANCE FROM JUNCTION TO CASE : rthjc Typical value for Rthjc is given to $1.56^{\circ}$ C/W.

This value does not include thermal contact resistance between package and external component (heatsink or PCBoard). As an example, 2.0°C/W can be taken for 50 µm of thermal grease.

#### **CBGA72 BOARD ASSEMBLY WITH EXTERNAL HEATSINK**

It is recommended to use an external heatsink or PCBoard special design.

Cooling system efficiency can be monitored using the Temperature Sensing Diode, integrated in the device.



Note: The measures are given in mm.

### **4** APPLICATION INFORMATIONS

For this section, refer also to the product Specification application notes (TS8388BG Datasheet). More particularly, refer to sections related to singleended and differential input configurations.

### 4.1 ANALOG INPUTS

The analog inputs can be entered in differential or Single-ended mode without any high speed performance degradation.

The board digitizes Single-ended signals by choosing either input and leaving the other input open, as the latter is on-board 50 ohms terminated. Nominal In-phase inputs is VIN. (See also Section 6 : Operating Procedure).

#### 4.2 CLOCK INPUTS

The clock inputs can be entered in differential or Single-ended mode without any high speed performance degradation. Moreover, the clock input common mode may be zero volts, or -1.3 V if ECL input format is used for the clock inputs.

As for the analog input, either clock input can be chosen, leaving the other input open, as both clock inputs are on-board 50 ohms terminated. Nominal in-phase clock input is CLK. (See also section 6 : Operating Procedure).

#### 4.3 SETTING THE DIGITAL OUTPUT DATA FORMAT

For this section, refer to the Evaluation Board Electrical schematic and to components placement document (respectively Fig. 4 and Fig. 11). Refer also the TS8388BG specification pages about digital output coding.

The TS8388BG delivers data in natural binary code or in Gray code. If the "GORB" input is left floating or tied to Vcc the data format selected will be natural binary, if this input is tied to ground the data will follow Gray code.

Use the jumper denoted ST2 for selecting the output data port format.

- If ST2 is left floating or tied to VCC, the data output format is true Binary,

- If ST2 is tied to GND, the data outputs are in Gray format.

The VPLUSD positive supply voltage allows the adjustment of the output common mode level from -1.2 V (VPLUSD = 0 V for ECL output compatibility) to +1.2 V (VPLUSD = 2.4 V for LVDS output compatibility). Each output voltage varies between -1.02 V and -1.35 V (respectively +1.38 V and +1.05 V), leading to +-0.33 V = 660 mV in differential, around -1.8 V (respectively +1.21 V) common mode for VPLUSD = 0 V (respectively 2.4 V).



### 4.4 ADC GAIN ADJUST

The ADC gain is adjustable by the means of the pin (60) (pad input impedance is 1 M $\Omega$  in parallel with 2 pF). A jumper denoted ST1 has been foreseen in order to have access to the ADC gain adjust pin.

The P1 potentiometer is dedicated for adjusting the ADC Gain from approximately 0.85 up to 1.15.

The gain adjust transfer function is given below :



### 4.5 SMA CONNECTORS AND MICROSTRIP LINES DE-EMBEDDING FIXTURE

Attenuation in microstrip lines can be found by taking the difference in the log magnitudes of the S21 scattering parameters measured on two different lengths of meandering transmission lines.

Such a difference measurement also removes common losses such as those due to transitions and connectors.

The scattering parameter S21 corresponds to the amount of power transmitted through a two-port network.

The characteristic impedance of the microstrip meander lines must be close to 50 ohms to minimize impedance mismatch with the 50 ohms network analyzer test ports.

Impedance mismatch will cause ripple in the S21 parameter as a function of both the degree of mismatch and the length of the line.

#### 4.6 TEMPERATURE MONITORING AND DATA READY RESET FUNCTION

One single pad is used for both DRRB input command and die junction monitoring. The pad denomination is DRRB/DIOD. Temperature monitoring and Data Ready control by DRRB is not possible simultaneously.

#### **TS8388BG ADC DISJUNCTION TEMPERATURE MEASUREMENT SETUP**

For operation in the extended temperature range, forced convection is required, to maintain the device junction temperature below the specified maximum value ( $Tj max = 125^{\circ} C$ ).

A die junction temperature measurement setting has been included on the board, for junction temperature monitoring.

Four 2 mm section banana jacks (J9, J10, J11, J12) are provided to force current and measure the VBE voltage across the dedicated transistor connected between pads 32 and 33.

The measurement method consists in forcing a 3 mA current flowing into a diode mounted transistor, connected between pad 32 and pad 33 (pad 32 is the emitter and pad 33 is the shorted base-collector).

### CAUTION :

Respect the current source polarity.

In any case, make sure the maximum voltage compliance of the current source is limited to maximum 1 Volt or use resistor mounted in serial with the current source to avoid damage occurring to the transistor device (This may occur for instance if current source is reverse connected).

The measurement setup is described in Fig. 2. The diode VBE forward voltage versus junction temperature (in steady state conditions) is given in Fig. 3.



Figure 2 : TS8388BG DIE JUNCTION TEMPERATURE MEASUREMENT SETUP









### DATA READY OUTPUT SIGNAL RESET :

A subvis connector is provided for DRRB command.

The Data ready signal is reset on falling edge of DRRB input command, on ECL logical low level (- 1.8 V). DRRB may also be tied to VEE = -5 V for Data Ready output signal master Reset. So long DRRB remains at logical low level, (or tied to VEE = -5 V), the Data Ready output remains at logical zero and is independent of the external free running encoding clock.

The Data ready output signal (DR, DRB) is reset to logical zero after TRDR = 720 ps typical. TRDR is measured between the -1.3 V point of the falling edge of DRRB input command and the zero crossing point of the differential Data Ready output signal (DR, DRB).

The Data ready Reset command may be a pulse of 1 ns minimum time width.

The Data ready output signal restarts on DRRB command rising edge, ECL logical high levels (- 0.8 V). DRRB may also be grounded, or is allowed to float, for normal free running Data ready output signal.

### **5 OPERATING CHARACTERISTICS**

The power supplies denoted VCC, VEEA, VEED and VPLUSD are dedicated for the TS8388BG ADC. The power supplies denoted VEET, VDD are dedicated to the optional MC100EL16 asynchronous differential receivers.

| Parameter                                                           |              | Denomination | Min.                                                                          | Тур.                  | Max.                 | Unit   |
|---------------------------------------------------------------------|--------------|--------------|-------------------------------------------------------------------------------|-----------------------|----------------------|--------|
| Power supplies                                                      | voltage      | VCC          | + 4.75                                                                        | + 5                   | + 5.25               | V      |
| (dedicated to<br>TS8388BG ADC only)                                 | current      | ICC          |                                                                               | 400                   | 425                  | mA     |
| · · · · · · · · · · · · · · · · · · ·                               | voltage      | VPLUSD       | LVDS : 1.4                                                                    | ECL : 0<br>LVDS : 2.4 | LVDS : 2.6           | $\sim$ |
|                                                                     | current      | IPLUSD       |                                                                               | 120                   | 130                  | mA     |
|                                                                     | voltage      | VEEA         | - 5.25                                                                        | - 5                   | - 4.75               | V      |
|                                                                     | current      | IEEA         |                                                                               | 170                   | 185                  | mA     |
|                                                                     | voltage      | VEED         | - 5.25                                                                        | - 5                   | - 4.75               | V      |
|                                                                     | current      | IEED         |                                                                               | 140                   | 160                  | mA     |
| Not used by default                                                 | voltage      | VEET         | - 5.25                                                                        | - 5                   | - 4.75               | V      |
| (dedicated to<br>MC100EL16                                          | current      | IEET         |                                                                               | 150                   |                      | mA     |
| differential Receivers)                                             | voltage      | VDD          | - 2.15                                                                        | - 2                   | - 185                | V      |
| If installed                                                        | current      | IDD          |                                                                               | 390                   |                      | mA     |
| Nominal Power dissipat receivers)                                   | ion (without | PD           |                                                                               | 3.6                   | 3.9<br>(Tj = 125° C) | W      |
| Analog input impedance                                              |              | ZIN          |                                                                               | 50                    |                      | Ω      |
| Full Power Analog Input<br>Bandwidth                                | t            |              | 1.3                                                                           | 1.5                   |                      | GHz    |
| Analog input voltage rar<br>(differential mode)                     | nge          | VIN          | - 125                                                                         |                       | 125                  | V      |
| Clock input impedance                                               |              |              |                                                                               | 50                    |                      | Ω      |
| Clock input voltage compatibility<br>(Single-ended or differential) |              |              | ECL levels or 4 dBm (typ) into 50 ohms (see Specification applaication notes) |                       |                      |        |
| Clock input power level (into 50 ohms termination resistor)         |              |              | - 2                                                                           | 4                     | 10                   | dBm    |





# 6 OPERATING PROCEDURE / QUICK START / RECOMMANDATIONS OF USE

#### **INTRODUCTION:**

This section describes a typical Single-ended configuration for analog inputs and clock inputs.

The single-ended configuration is preferable, as it corresponds to the most straightforward and quickest TSEV8388BG board setting for evaluating the TS8388BG at full speed in the military temperature range.

The inverted analog input VINB and clock input CLKB common mode level is Ground (on-board 50 ohms terminated). In this configuration, no balun transformer is needed to convert properly Single-ended mixer output to balanced differential signals for the analog inputs.

In the same way, no balun is necessary to feed the TS8388BG clock inputs with balanced signals.

Connect directly the RF sources to the in-phase analog and clock inputs of the converter.

However, dynamic performances can be somewhat improved by entering either analog or clock inputs in differential mode.

#### **OPERATING PROCEDURE :**

A) Connect the power supplies and Ground accesses (VCC = + 5 V, GND = 0 V, VPLUSD = 0 V, VEEA = VEED = - 5 V) through the dedicated banana jacks.

The - 5 Volts power supplies should be turned on first.

Note : one single – 5 V power supply can be used for supplying the digital VEED and analog VEEA power planes.

**B)** The board is set by default for digital outputs in binary format.

**C)** Connect the CLK clock signal.

The inverted phase clock input CLKB may be left open (as on board 50 ohms terminated).

Use a low phase noise RF source like HP8663 or HP8665.

The clock input level is typically 4 dBm and should not exceed + 10 dBm into the 50 ohms termination resistor (maximum ratings for clock input power level is 15 dBm).

Clock frequency can range between 10 MHz and 1.4 GSPS.

D) Connect the analog signal VIN.

The inverted phase clock input VINB may be left open (as on board 50 ohms terminated).

Use a low phase noise RF source like HP8663 or HP8665.

Full Scale range is 0.5 V peak to peak around 0 Volt, (+/- 250 mV), or - 2 dBm into 50 ohms.

Input frequency can range from DC up to 1.8 GHz.

At 1.7 GHz (TBC), the ADC attenuates by - 3 dB the input signal. The board insertion loss (S21) will be furnished in definitive document release.

**E)** Connect the high speed data acquisition system probes to the output connector.

The connector pitch (2, 54 mm) is compatible with HP16500 Digital Acquisition System probes.

The digital data are on-board differentially terminated.

However, the output data can be picked up either in single-ended or differentially mode.

For the HP16500, the probes needs to be connected in single-ended.

- F) Board functionality verification and proposed product evaluation procedure :
  - a) A first test can be run at 500 MSPS / 250 MHz Nyquist : about 7.4 Effective Bits (typ) should be obtained.
  - b) At 1 Gsps / 500 MHz : about 7.0 Effective Bits (typ) should be obtained.
  - c) At 1 Gsps / 1 GHz and 1 dB Full Scale analog input, 6.4 bits and 43 dBc SFDR should be obtained. In the same conditions for 3 dB Full Scale input, 6.8 bits and 48 dBc are obtained.
- G) The devices operates respectively from 10 MSPS up to 1.4 GSPS in binary output format and 10 MSPS up to 2 GSPS in Gray output format. It is capable of sampling analog input waveforms ranging from DC up to 1.8 GHz;

# 7 ABSOLUTE MAXIMUM RATINGS

#### Important : see notes below

| Parameter                                                         | Symbol                                | Comments | Value                                                        | Unit |
|-------------------------------------------------------------------|---------------------------------------|----------|--------------------------------------------------------------|------|
| Positive supply voltage                                           | V <sub>cc</sub>                       |          | GND to 6                                                     | V    |
| Digital negative supply voltage                                   | DV <sub>EE (*)</sub>                  |          | GND to -5.7                                                  | V    |
| Digital positive supply voltage                                   | V <sub>PLUSD</sub>                    |          | GND-0.3 to 2.8                                               | V    |
| Negative supply voltage                                           | V <sub>EE (*)</sub>                   |          | GND to -6                                                    | V    |
| Maximum difference<br>between negative supply<br>voltages         | $DV_EE$ to $V_EE$                     |          | 0.3                                                          | V    |
| Analog input voltages                                             | $V_{\text{IN}}$ or $V_{\text{INB}}$   |          | -1 to +1                                                     | V    |
| Maximum difference between $V_{\text{IN}}$ and $V_{\text{INB}}$   | V <sub>IN -</sub> V <sub>INB</sub>    |          | -2 to +2                                                     | V    |
| Digital input voltage                                             | V <sub>D</sub>                        | GORB     | -0.3 to V <sub>CC</sub> +0.3                                 | V    |
| Digital input voltage                                             | V <sub>D</sub>                        | DRRB     | V <sub>EE</sub> -0.3 to +0.9                                 | V    |
| Digital output voltage                                            | Vo                                    |          | $V_{\text{PLUSD}}\text{-}3$ to $V_{\text{PLUSD}}\text{-}0.5$ | V    |
| Clock input voltage                                               | V <sub>CLK</sub> or V <sub>CLKB</sub> |          | -3 to +1.5                                                   | V    |
| Maximum difference between $V_{\text{CLK}}$ and $V_{\text{CLKB}}$ | V <sub>CLK -</sub> V <sub>CLKB</sub>  |          | -2 to +2                                                     | V    |
| Maximum junction temperature                                      | Tj                                    |          | +145                                                         | °C   |
| Storage temperature                                               | T <sub>stg</sub>                      |          | -65 to +150                                                  | °C   |
| Lead temperature<br>(soldering 10s)                               | T <sub>leads</sub>                    |          | +300                                                         | °C   |

Notes : Absolute maximum ratings are limiting values (referenced to GND=0V), to be applied individually, while other parameters are within specified operating conditions. Long exposure to maximum rating may affect device reliability. The use of a thermal heat sink is mandatory.

(\*) : In case only one supply is used for supplying the – 5 V negative power planes, apply the VEED absolute maximum ratings.





# 8 TSEV8388BG ELECTRICAL SCHEMATIC



Figure 4 : TSEV8388BG ELECTRICAL SCHEMATIC

# TSEV8388BG







Figure 6 : BOARD DIGITAL OUTPUTS OPTION USING MC100EL16 DIFFERENTIAL RECEIVERS





Figure 7 : BGA72 ASSEMBLY WITH THERMAL HEATSINK (mm)



Figure 8 : COMPONENT SIDE DESCRIPTION



Figure 9 : GROUND PLANE



Figure 10 : POWER SUPPLIES PLANES

14.0 59.4 用2 080 \*/-6 į Ĩ PTGA d C13 XC Ę C38 🖓 ST Oces (37 GNI 130 )000 D7 C32 5 C48 3 D71 127 638 GND GND 13 1 DB CJT 5 C12 (3) DBb \_C3 CB a GND SND 10 DS F C16 D51 C44 689 23 > GND D GND 9 <u>a</u>b 53 Ras 6 Ħ D4 CI 5 C54 3 C13 ti 02+ - GND 653 0 B D END DA C28 5 5 2 R28 DA C48 **Ç7**e O GND B GND CB 19 60 60 in the DЭ C27 5 XC C48 (3 DB O PLUSI OZ 637 GND PN1 GND R RET DZ CI 5 XC R28 DZb C50 VEED 022 GND £39 GND AL B DI CIE S C52 (8) Dib Or con 100 GND 23 (BI OPTYPLUSD OPTYDE OPTVEED GND 13 CES CES C UIR -5 D8 cE -D Deb 12 025 C55 D GND 048 (2)0(2) )0502

AIMEL

Figure 11 : TSEV8388BG EVALUATION BOARD : COMPONENTS PLACEMENT



Figure 12 : TSEV8388BG EVALUATION BOARD : TOP VIEW (SIGNAL SIDE)



Figure 13 : TSEV8388BG EVALUATION BOARD : BOTTOM VIEW

AIMEL



### 9 TEST BENCH DESCRIPTION



Figure 14 : DIFFERENTIAL ANALOG AND CLOCK INPUTS CONFIGURATION



Figure 15 : SINGLE-ENDED ANALOG AND CLOCK INPUT CONFIGURATION

# TSEV8388BG

# **10 ORDERING INFORMATION**

# 10.1 PACKAGE DEVICE



### 10.2 EVALUATION BOARD



The evaluation board is delivered with an ADC and includes the heat sink.



AIMEL

# APPENDIX

|                                                                                                                                                                                                                                                                                                                                                                                                                                                           | DATASHEET STATUS                                                                                                     | VALIDITY                                  |  |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|-------------------------------------------|--|--|--|--|
| Objective specification                                                                                                                                                                                                                                                                                                                                                                                                                                   | This datasheet contains target and goal specification for discussion with customer and application validation.       | Before design phase.                      |  |  |  |  |
| Target specification                                                                                                                                                                                                                                                                                                                                                                                                                                      | This datasheet contains target and goal specification for product development.                                       | Valid during the design phase.            |  |  |  |  |
| Preliminary specification<br>Alpha-site                                                                                                                                                                                                                                                                                                                                                                                                                   | This datasheet contains preliminary data. Additional data may be published later ; could include simulation results. | Valid before the characterization phase.  |  |  |  |  |
| Preliminary specification<br>Beta-site                                                                                                                                                                                                                                                                                                                                                                                                                    | This datasheet contains also characterization results.                                                               | Valid before the industrialization phase. |  |  |  |  |
| Product specification                                                                                                                                                                                                                                                                                                                                                                                                                                     | This datasheet contains final product specifiaction.                                                                 | Valid for production purpose.             |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Limiting values                                                                                                      |                                           |  |  |  |  |
| Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. |                                                                                                                      |                                           |  |  |  |  |
| Application information                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                      |                                           |  |  |  |  |

Where application information is given, it is advisory and does not form part of the specification.

#### LIFE SUPPORT APPLICATIONS

These products are not designed for use in life support appliances, devices or systems where malfunction of these products can reasonably be expected to result in personal injury. ATMEL customers using or selling these products for use in such applications do so their own risk and agree to fully indemnify ATMEL for any damages from improper use or sale.

# **Atmel Headquarters**

### **Corporate Headquarters**

2325 Orchard Parkway San Jose, CA 95131 TEL (408) 441-0311 FAX (408) 487-2600

### Europe

Atmel SarL Route des Arsenaux 41 Casa Postale 80 CH-1705 Fribourg Switzerland TEL (41) 26-426-5555 FAX (41) 26-426-5500

### Asia

Atmel Asia, Ltd. Room 1219 Chinachem Golden Plaza 77 Mody Road Tsimhatsui East Kowloon Hong Kong TEL (852) 2721-9778 FAX (852) 2722-1369

### Japan

Atmel Japan K.K. 9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan TEL (81) 3-3523-3551 FAX (81) 3-3523-7581

# Fax-on-Demand

North America: 1-(800) 292-8635 International: 1-(408) 441-0732

# **Atmel Operations**

### Atmel Colorado Springs

1150 E. Cheyenne Mtn. Blvd. Colorado Springs, CO 80906 TEL (719) 576-3300 FAX (719) 540-1759

### Atmel Rousset

Zone Industrielle 13106 Rousset Cedex France TEL (33) 4-4253-6000 FAX (33) 4-4253-6001

### Atmel Smart Card ICs

Scottish Enterprise Technology Park East Kilbride, Scotland G75 0QR TEL (44) 1355-357-000 FAX (44) 1355-242-743

### Atmel Grenoble

Avenue de Rochepleine BP 123 38521 Saint-Egreve Cedex France TEL (33) 4-7658-3000 FAX (33) 4-7658-3480

e-mail literature@atmel.com

Web Site http://www.atmel.com

# BBS

1-(408) 436-430

### © Atmel Corporation 2001.

Atmel Corporation makes no warranty for the use of its products, other than those expressly contained in the Company's standard warranty which is detailed in Atmel's Terms and Conditions located on the Company's web site. The Company assumes no responsibility for any errors which may appear in this document, reserves the right to change devices or specifications detailed herein at any time without notice, and does not make any commitment to update the information contained herein. No licenses to patents or other intellectual property of Atmel are granted by the Company in connection with the sale of Atmel products, expressly or by implication. Atmel's products are not authorized for use as critical components in life support devices or systems.

Marks bearing 
<sup>®</sup> and/or <sup>™</sup> are registered trademarks and trademarks of Atmel Corporation. Terms and product names in this document may be trademarks of others. This product is manufactured and commercialized by Atmel Grenoble. For further information, please contact :

Atmel Grenoble – Route Departementale 128 – BP 46 – 91901 Orsay Cedex – France Phone +33 (0) 1 69 33 03 24 – Fax +33 (0) 1 69 33 03 21 Email monique.lafrique@gfo.atmel.com – Web site http://www.atmel-grenoble.com

For further technical information, please contact the technical support : Email <u>HOTLINE-BDC@gfo.atmel.com</u>

