

# X9428

# **XDCP<sup>™</sup> Digitally Controlled Potentiometer**

## **FEATURES**

- Two-Wire Serial Interface
- Hardware Write Protection, WP
- Register Oriented Format
  - -Directly Read/Write Wiper Position
  - -Store as Many as Four Positions
- Power Supplies
  - -VCC = 2.7V to 5.5V
  - -V+ = 2.7V to 5.5V
  - --V- = -2.7V to -5.5V
- Direct Write Cell
  - Endurance 100,000 Data Changes per Register
- -Register Data Retention 100 years
- 16 Bytes of E<sup>2</sup>PROM memory
- 3 Resistor Array Values
  - —2K Ohms to 50K Ohms Mask Programmable
- Resolution: 64 Taps each Pot
- 24-Pin Plastic DIP, 24-Lead TSSOP and 24-Lead SOIC Packages
- Low Power CMOS
  - -Standby Current < 1µA

#### **DESCRIPTION**

The X9428 nonvolatile XDCP, digitally controlled potentiometer contains a resistor array, composed of 63 resistive elements. Between each element and at either end are tap points accessible to the wiper elements. The position of the wiper element on the array is controlled by the user through the two wire serial bus interface.

The resistor array has associated with it a nonvolatile control latch and four 6 bit data registers that can be directly written and read by the user. The contents of the control latch controls the position of the resistor array/wiper.

#### **FUNCTIONAL DIAGRAM**



1

#### **PIN DESCRIPTIONS**

# Host Interface Pins Serial Clock (SCL)

The SCL input is used to clock data into and out of the X9428.

#### Serial Data (SDA)

SDA is a bidirectional pin used to transfer data into and out of the device. It is an open drain output and may be wire-ORed with any number of open drain or open collector outputs. An open drain output requires the use of a pull-up resistor. For selecting typical values, refer to the guidelines for calculating typical values on the bus pull-up resistors graph.

## Device Address (A<sub>0</sub>-A<sub>3</sub>)

The Address inputs are used to set the least significant 4 bits of the 8-bit slave address. A match in the slave address serial data stream must be made with the Address input in order to initiate communication with the X9428. A maximum of 16 devices may occupy the 2-wire serial bus.

#### Potentiometer Pins

## $V_{H}(V_{H0}-V_{H1}), V_{L}(V_{L0}-V_{L1})$

The VH and VL inputs are equivalent to the terminal connections on either end of a mechanical potentiometer.

## $V_{W}(V_{W0} - V_{W1})$

The wiper outputs are equivalent to the wiper output of a mechanical potentiometer and the non-inverting input of the voltage follower.

#### Hardware Write Protect Input WP

The  $\overline{\mathbf{WP}}$  pin when low prevents nonvolatile writes to the wiper and voltage follower control latchs.

#### Analog Supply V+, V-

The Analog Supply V+, V- are the supply voltages for the XDCP analog section.

#### PIN CONFIGURATION



#### **PIN NAMES**

| Symbol         | Description                          |
|----------------|--------------------------------------|
| SCL            | Serial Clock                         |
| SDA            | Serial Data                          |
| A0-A2          | Device Address                       |
| $V_H$ , $V_L$  | Potentiometers (terminal equivalent) |
| V <sub>W</sub> | Potentiometers<br>(Wiper equivalent) |
| WP             | Hardware Write Protection            |
| V+,V-          | Analog and Voltage Follower Supplys  |
| VCC            | System Supply Voltage                |
| Vss            | System Ground                        |
| NC             | No Connection                        |

#### PRINCIPLES OF OPERATION

The X9428 is a highly integrated microcircuit incorporating a resistor array and associated registers and counters and the serial interface logic providing direct communication between the host and XDCP.

#### **Serial Interface**

The X9428 supports a bidirectional bus oriented protocol. The protocol defines any device that sends data onto the bus as a transmitter and the receiving device as the receiver. The device controlling the transfer is a master and the device being controlled is the slave. The master will always initiate data transfers and provide the clock for both transmit and receive operations. Therefore, the X9428 will be considered a slave device in all applications.

#### **Clock and Data Conventions**

Data states on the SDA line can change only during SCL LOW periods ( $t_{LOW}$ ). SDA state changes during SCL HIGH are reserved for indicating start and stop conditions.

#### **Start Condition**

All commands to the X9428 are preceded by the start condition, which is a HIGH to LOW transition of SDA while SCL is HIGH ( $t_{HIGH}$ ). The X9428 continuously monitors the SDA and SCL lines for the start condition and will not respond to any command until this condition is met.

#### **Stop Condition**

All communications must be terminated by a stop condition, which is a LOW to HIGH transition of SDA while SCL is HIGH.

#### Acknowledge

Acknowledge is a software convention used to provide a positive handshake between the master and slave devices on the bus to indicate the successful receipt of data. The transmitting device, either the master or the slave, will release the SDA bus after transmitting eight bits. The master generates a ninth clock cycle and during this period the receiver pulls the SDA line LOW to acknowledge that it successfully received the eight bits of data.

The X9428 will respond with an acknowledge after recognition of a start condition and its slave address and once again after successful receipt of the command byte. If the command is followed by a data byte the X9428 will respond with a final acknowledge.

#### **Array Description**

The X9428 is comprised a resistor array containing 63 discrete resistive segments that are connected in series. The physical ends of each array are equivalent to the fixed terminals of a mechanical potentiometer ( $V_H$  and  $V_L$  inputs).

At both ends of the array and between each resistor segment is a CMOS switch connected to the wiper  $(V_W)$  output. Within the array only one switch may be turned on at a time. These switches are controlled by a nonvolatile control latch (NCL). The six bits of the NCL are decoded to select, and enable, one of sixty-four switches.

The NCL may be written directly, or it can be changed by transferring the contents of one of four associated data registers into the NCL. These data registers and the NCL can be read and written by the host system.

#### **Device Addressing**

Following a start condition the master must output the address of the slave it is accessing. The most significant four bits of the slave address are the device type identifier (refer to Figure 1 below). For the X9428 this is fixed as 0101[B].

Figure 1. Slave Address



The next four bits of the slave address are the device address. The physical device address is defined by the state of the A0-A2 inputs. The X9428 compares the serial data stream with the address input state; a successful compare of all four address bits is required for the X9428 to respond with an acknowledge. The  $A_0\!-\!A_2$  inputs can be actively driven by CMOS input signals or tied to  $V_{CC}$  or  $V_{SS}$ .

#### **Acknowledge Polling**

The disabling of the inputs, during the internal non-volatile write operation, can be used to take advantage of the typical 5ms E²PROM write cycle time. Once the stop condition is issued to indicate the end of the non-volatile write command the X9428 initiates the internal write cycle. ACK polling can be initiated immediately. This involves issuing the start condition followed by the device slave address. If the X9428 is still busy with the write operation no ACK will be returned. If the X9428 has completed the write operation an ACK will be returned and the master can then proceed with the next operation.

Flow 1. ACK Polling Sequence



#### Instruction Structure

The next byte sent to the X9428 contains the instruction and register pointer information as shown in Figure 2.

**Figure 2. Instruction Byte Format** 



The four high order bits define the instruction. The next two bits (R1 and R0) select one of the four registers that is to be acted upon when a register oriented instruction is issued. The last two bits are reserved and not used.

Four of the nine instructions end with the transmission of the instruction byte. The basic sequence is illustrated in Figure 3. These two-byte instructions exchange data between the Control Latch and one of the data registers. A transfer from a data register to a Control Latch is essentially a write to a static RAM. The response of the wiper to this action will be delayed  $t_{\rm STPWV}$ . A transfer from Control Latch current wiper position, to a data register is a write to nonvolatile memory and takes a minimum of  $t_{\rm WR}$  to complete. The transfer can occur between the potentiometer and its associated registers.

Four instructions require a three-byte sequence to complete. These instructions transfer data between the host and the X9428; either between the host and one of the data registers or directly between the host and the Control Latch. These instructions are: Read Control Latch, read the current wiper position of the pot Write Control Latch, change current wiper position of the pot Read Data Register, read the contents of the selected nonvolatile register; Write Data Register, write a new value to the selected data register. The sequence of operations is shown in Figure 4.

Figure 3. Two-Byte Command Sequence



The Increment/Decrement command is different from the other commands. Once the command is issued and the X9428 has responded with an acknowledge, the master can clock the wiper up and/or down in one segment steps; thereby, providing a fine tuning capability to the host. For each SCL clock pulse ( $t_{HIGH}$ )

while SDA is HIGH, the wiper will move one resistor segment towards the  $V_{\rm H}$  terminal. Similarly, for each SCL clock pulse while SDA is LOW, the wiper will move one resistor segment towards the  $V_{\rm L}$  terminal. A detailed illustration of the sequence and timing for this operation are shown in Figures 5 and 6 respectively.

**Table 1. Instruction Set** 

|                                              |                |                | lı             | nstru          | ction          | Set            |     |     |                                                                                                                                 |
|----------------------------------------------|----------------|----------------|----------------|----------------|----------------|----------------|-----|-----|---------------------------------------------------------------------------------------------------------------------------------|
| Instruction                                  | l <sub>3</sub> | l <sub>2</sub> | I <sub>1</sub> | I <sub>0</sub> | R <sub>1</sub> | R <sub>0</sub> | Х   | Х   | Operation                                                                                                                       |
| Read Control Latch                           | 1              | 0              | 0              | 1              | N/A            | N/A            | N/A | N/A | Read the contents of the Control Latch pointed to by $P_1-P_0$                                                                  |
| Write Control Latch                          | 1              | 0              | 1              | 0              | N/A            | N/A            | N/A | N/A | Write new value to the Control Latch pointed to by P <sub>1</sub> –P <sub>0</sub>                                               |
| Read Data Register                           | 1              | 0              | 1              | 1              | 1/0            | 1/0            | N/A | N/A | Read the contents of the Register pointed to by $P_1$ – $P_0$ and $R_1$ – $R_0$                                                 |
| Write Data Register                          | 1              | 1              | 0              | 0              | 1/0            | 1/0            | N/A | N/A | Write new value to the Register pointed to by $P_1-P_0$ and $R_1-R_0$                                                           |
| XFR Data Register to<br>Control Latch        | 1              | 1              | 0              | 1              | 1/0            | 1/0            | N/A | N/A | Transfer the contents of the Register pointed to by $P_1-P_0$ and $R_1-R_0$ to its associated Control Latch                     |
| XFR Control Latch to<br>Data Register        | 1              | 1              | 1              | 0              | 1/0            | 1/0            | N/A | N/A | Transfer the contents of the Control Latch pointed to by $P_1-P_0$ to the Register pointed to by $R_1-R_0$                      |
| Global XFR Data Register to Control Latch    | 0              | 0              | 0              | 1              | 1/0            | 1/0            | N/A | N/A | Transfer the contents of all four Data Registers pointed to by R <sub>1</sub> –R <sub>0</sub> to their respective Control Latch |
| Global XFR Control<br>Latch to Data Register | 1              | 0              | 0              | 0              | 1/0            | 1/0            | N/A | N/A | Transfer the contents of all Control Latchs to their respective data Registers pointed to by $R_1-R_0$                          |
| Increment/Decrement<br>Wiper                 | 0              | 0              | 1              | 0              | N/A            | N/A            | N/A | N/A | Enable Increment/decrement of the Control Latch pointed to by P <sub>1</sub> –P <sub>0</sub>                                    |

**Notes:** (7) 1/0 = data is one or zero

(8) N/A = Not applicable or don't care; that is, a data register is not involved in the operation and need not be addressed (typical)

Figure 4. Three-Byte Command Sequence



Figure 5. Increment/Decrement Command Squence



Figure 6. Increment/Decrement Timing Limits







Figure 8. Detailed Potentiometer Block Diagram



#### **DETAILED OPERATION**

The XDCP is controlled by the serial interface and is associated with a Control Latch and four data registers. A detailed discussion of the register organization and array operation follows.

#### **Control Latch**

The X9428 Control Latch for the XDCP can be envisioned as a 6-bit parallel and serial load counter with its outputs decoded to select one of sixty-four switches along its resistor array. The contents of the Control Latch can be altered in four ways: it may be written directly by the host via the Write Control Latch instruction (serial load); it may be written indirectly by transferring the contents of one of four associated data registers via the XFR Data Register instruction (parallel load); it can be modified one step at a time by the Increment/ Decrement instruction and it is loaded with the contents of its data register zero (R0) upon power-up.

The Control Latch is a volatile register; that is, its contents are lost when the X9428 is powered-down. Although the register is automatically loaded with the value in R0 upon power-up, it should be noted this may be different from the value present at power-down.

#### **Data Registers**

The potentiometer has four nonvolatile data registers. These can be read or written directly by the host and data can be transferred between any of the four data registers and the control latch. It should be noted all operations changing data in one of these registers is a nonvolatile operation and will take a maximum of 10ms.

If the application does not require storage of multiple settings for the potentiometer, these registers can be used as regular memory locations that could possibly store system parameters or user preference data.

#### **Register Descriptions**

#### Wiper Register, WR (6-bit), non-volatile:

| WP5   | WP4 | WP3 | WP2 | WP1 | WP0   |
|-------|-----|-----|-----|-----|-------|
| NV    | NV  | NV  | NV  | NV  | NV    |
| (MSB) |     |     |     |     | (LSB) |

 {WP5~WP0}: This is used to store one of the 64 wiper position (0 ~ 63).

## X9428

#### **Instruction Format**

Notes: (1) "MACK"/"SACK": stands for the acknowledge sent by the master/slave.

**Notes:** (2) "DA3 ~ DA0": stands for the device addresses sent by the master.

Notes: (3) "X": indicates that it is a "0" for testing purpose but physically it is a "don't care" condition.

Notes: (4) "I": stands for the increment operation, SDA held high during active SCL phase (high).

Notes: (5) "D": stands for the decrement operation, SDA held low during active SCL phase (high).

Notes: (6) In dual XDCP devices, "P1" is a "0" for testing purpose but physically it is a "don't care" condition.

## Read Wiper Control Latch (RW)

| S<br>T      |   |   | e ty<br>tifie |   |             |             | /ice        |             | S      |   | stru<br>opc |   |   | a | wip<br>ddre | oer<br>esse | es | S  | ( |   | wip<br>t by |     |          |     |             | (،    | M<br>A | S      |
|-------------|---|---|---------------|---|-------------|-------------|-------------|-------------|--------|---|-------------|---|---|---|-------------|-------------|----|----|---|---|-------------|-----|----------|-----|-------------|-------|--------|--------|
| A<br>R<br>T | 0 | 1 | 0             | 1 | D<br>A<br>3 | D<br>A<br>2 | D<br>A<br>1 | D<br>A<br>O | C<br>K | 1 | 0           | 0 | 1 | Χ | X           | X           | Χ  | CK | 0 | 0 | WP5         | WP4 | ⊗P<br>⊗P | WP2 | W<br>P<br>1 | 0 d & | C<br>K | O<br>P |

## **Load Wiper Control Latch (LW)**

| S           |   |   | e ty<br>itifie |   | a           |             | /ice        |     | S  |   | istru<br>opc |   |   | a | wip<br>ddre | oer<br>esse | es | S  | (8 |   | wip<br>by |     |             |             |             | ۹) | S  | S      |
|-------------|---|---|----------------|---|-------------|-------------|-------------|-----|----|---|--------------|---|---|---|-------------|-------------|----|----|----|---|-----------|-----|-------------|-------------|-------------|----|----|--------|
| A<br>R<br>T | 0 | 1 | 0              | 1 | D<br>A<br>3 | D<br>A<br>2 | D<br>A<br>1 | ОУО | CK | 1 | 0            | 1 | 0 | Х | X           | X           | X  | CK | Χ  | X | SP5       | WP4 | W<br>P<br>3 | W<br>P<br>2 | W<br>P<br>1 | OJ | CK | O<br>P |

## Read Wiper Register (RR)

| S<br>T | devic<br>ider |   |   | l .         | de\<br>ddre | vice<br>esse |             | S  |   | istru<br>opc |   |   | a      | wip<br>ddre |   | es | S  | ( | sen |             |             |             | tion<br>on S |             | ١)          | M<br>A | S      |
|--------|---------------|---|---|-------------|-------------|--------------|-------------|----|---|--------------|---|---|--------|-------------|---|----|----|---|-----|-------------|-------------|-------------|--------------|-------------|-------------|--------|--------|
| R<br>T | 0 1           | 0 | 1 | D<br>A<br>3 | D<br>A<br>2 | D<br>A<br>1  | D<br>A<br>0 | CK | 1 | 0            | 1 | 1 | R<br>1 | R<br>0      | Χ | Χ  | CK | 0 | 0   | W<br>P<br>5 | W<br>P<br>4 | W<br>P<br>3 | W<br>P<br>2  | W<br>P<br>1 | W<br>P<br>0 | C<br>K | O<br>P |

## Store Wiper Register (SR)

| S<br>T      | devid<br>ide | ce ty<br>ntifie |   |             | dev<br>ddre |             |             | S<br>A |   | stru<br>opc |   |   | ad     | wip<br>ddre | oer<br>esse | es | S      | (s | ent | wipe<br>by r |             |             |             |             | A)    | S      | S      | HIGH-VOLTAGE |
|-------------|--------------|-----------------|---|-------------|-------------|-------------|-------------|--------|---|-------------|---|---|--------|-------------|-------------|----|--------|----|-----|--------------|-------------|-------------|-------------|-------------|-------|--------|--------|--------------|
| A<br>R<br>T | 0 1          | 0               | 1 | D<br>A<br>3 | D<br>A<br>2 | D<br>A<br>1 | D<br>A<br>0 | C<br>K | 1 | 1           | 0 | 0 | R<br>1 | R<br>0      | Х           | Χ  | C<br>K | Χ  | X   | W<br>P<br>5  | W<br>P<br>4 | W<br>P<br>3 | W<br>P<br>2 | W<br>P<br>1 | W P O | C<br>K | О<br>Р | WRITE CYCLE  |

## Load Wiper Register to Wiper Latch (LRW)

| S      |   | evic<br>den |   |   | ı           |             | vice<br>esse |       | S  |   |   | ictic<br>ode |   | a      | wip<br>ddre | oer<br>esse | es | S  | S      |
|--------|---|-------------|---|---|-------------|-------------|--------------|-------|----|---|---|--------------|---|--------|-------------|-------------|----|----|--------|
| R<br>T | 0 | 1           | 0 | 1 | D<br>A<br>3 | D<br>A<br>2 | D<br>A<br>1  | D A O | CK | 1 | 1 | 0            | 1 | R<br>1 | R<br>0      | Х           | X  | CK | O<br>P |

## Store Wiper Latch to Wiper Register (SWR)

| S<br>T      |   | evic<br>den |   |   |             |             | /ice<br>esse |             | S  |   | stru<br>opc |   |   | a      | wip<br>ddre | oer<br>esse | es | SA | S      | HIGH-VOLTAGE |
|-------------|---|-------------|---|---|-------------|-------------|--------------|-------------|----|---|-------------|---|---|--------|-------------|-------------|----|----|--------|--------------|
| A<br>R<br>T | 0 | 1           | 0 | 1 | D<br>A<br>3 | D<br>A<br>2 | D<br>A<br>1  | D<br>A<br>O | CK | 1 | 1           | 1 | 0 | R<br>1 | R<br>0      | X           | Χ  | CK | O<br>P | WRITE CYCLE  |

## **Increment/Decrement Wiper Latch (INCDEC)**

| S           |   |   | e ty <sub>l</sub><br>tifie |   | a           | dev<br>ddre | /ice        |     | S  |   |   | ictic<br>ode |   | a | wip<br>ddre |   | es | SA | increment/decrement<br>(sent by master on SDA) |
|-------------|---|---|----------------------------|---|-------------|-------------|-------------|-----|----|---|---|--------------|---|---|-------------|---|----|----|------------------------------------------------|
| A<br>R<br>T | 0 | 1 | 0                          | 1 | D<br>A<br>3 | D<br>A<br>2 | D<br>A<br>1 | ОРО | CK | 0 | 0 | 1            | 0 | Χ | X           | X | X  | CK |                                                |

## **SYMBOL TABLE**



Figure 9. Guidelines for Calculating Typical Values of Bus Pull-Up Resistors



#### **ABSOLUTE MAXIMUM RATINGS\***

Temperature under Bias–65°C to +135°C
Storage Temperature–65°C to +150°C
Voltage on SCK, SCL or any Address Input
with Respect to V<sub>SS</sub>–1V to +7V
Voltage on any V<sub>H</sub> or V<sub>L</sub> Referenced to V<sub>SS</sub> ±8V  $\Delta V = |V_H - V_L| 16V$ V+, V- ±6V
Lead Temperature (Soldering, 10 seconds)300°C

#### \*COMMENT

Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and the functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## **RECOMMENDED OPERATING CONDITIONS**

| Temp       | Min.  | Max.  |
|------------|-------|-------|
| Commercial | 0°C   | +70°C |
| Industrial | −40°C | +85°C |

| Supply Voltage | Limits       |
|----------------|--------------|
| X9428          | 5V ±10%      |
| X9428-2.7      | 2.7V to 5.5V |

## ANALOG CHARACTERISTICS (Over recommended operating conditions unless otherwise stated.)

|                    |                                                     |      | Limits |      |                   |                                                         |
|--------------------|-----------------------------------------------------|------|--------|------|-------------------|---------------------------------------------------------|
| Symbol             | Parameter                                           | Min. | Тур.   | Max. | Units             | Test Conditions                                         |
| R <sub>TOTAL</sub> | End to End Resistance                               | -20  |        | +20  | %                 |                                                         |
|                    | Power Rating                                        |      |        | 50   | mW                | 25°C, each pot                                          |
| I <sub>W</sub>     | Wiper Current                                       | -3   |        | +3   | mA                |                                                         |
| R <sub>W</sub>     | Wiper Resistance                                    |      | 150    | 250  | Ω                 | Wiper Current = ± 1mA                                   |
| Vv+                | Voltage on V+ Pin                                   | 2.7  |        | +5.5 | V                 |                                                         |
| Vv-                | Voltage on V- Pin                                   | -5.5 |        | -2.7 | V                 |                                                         |
| V <sub>TERM</sub>  | Voltage on any V <sub>H</sub> or V <sub>L</sub> Pin | V-   |        | V+   | V                 |                                                         |
|                    | Noise                                               |      | <-120  |      | dB∕√Hz            | Ref: 1V                                                 |
|                    | Resolution (4)                                      |      | 1.6    |      | %                 |                                                         |
|                    | Absolute Linearity (1)                              | -1   |        | +1   | MI <sup>(3)</sup> | V <sub>w(n)(actual)</sub> - V <sub>w(n)(expected)</sub> |
|                    | Relative Linearity (2)                              | -0.2 |        | +0.2 | MI <sup>(3)</sup> | $V_{w(n + 1)} - [V_{w(n) + MI}]$                        |
|                    | Temperature Coefficient                             |      | ±300   |      | ppm/°C            |                                                         |

## D.C. OPERATING CHARACTERISTICS (Over the recommended operating conditions unless otherwise specified.)

|                 |                                         | Limits                |      |                       |       |                                                                          |
|-----------------|-----------------------------------------|-----------------------|------|-----------------------|-------|--------------------------------------------------------------------------|
| Symbol          | Parameter                               | Min.                  | Тур. | Max.                  | Units | Test Conditions                                                          |
| Icc             | V <sub>CC</sub> Supply Current (Active) |                       | 3    |                       | mA    | f <sub>SCL</sub> = 100KHz, SDA = Open,<br>Other Inputs = V <sub>SS</sub> |
| I <sub>SB</sub> | V <sub>CC</sub> Current (Standby)       |                       | 1    |                       | μА    | $SCL = SDA = V_{CC}$ , Addr. = $V_{SS}$                                  |
| l <sub>Ll</sub> | Input Leakage Current                   |                       |      | 10                    | μА    | $V_{IN} = V_{SS}$ to $V_{CC}$                                            |
| I <sub>LO</sub> | Output Leakage Current                  |                       |      | 10                    | μΑ    | $V_{OUT} = V_{SS}$ to $V_{CC}$                                           |
| V <sub>IH</sub> | Input HIGH Voltage                      | V <sub>CC</sub> x 0.7 |      | V <sub>CC</sub> x 0.5 | V     |                                                                          |
| V <sub>IL</sub> | Input LOW Voltage                       | -0.5                  |      | V <sub>CC</sub> x 0.1 | V     |                                                                          |
| V <sub>OL</sub> | Output LOW Voltage                      |                       |      | 0.4                   | V     | I <sub>OL</sub> = 3mA                                                    |

- Notes: (1) Absolute Linearity is utilized to determine actual wiper voltage versus expected voltage as determined by wiper position when used as a potentiometer.
  - (2) Relative Linearity is utilized to determine the actual change in voltage between two successive tap positions when used as a potentiometer. It is a measure of the error in step size.
  - (3) MI = RTOT/63 or  $(V_H V_I)/63$ , single pot
  - (4) Max. = all four arrays cascaded together, Typical = individual array resolutions.

#### **ENDURANCE AND DATA RETENTION**

| Parameter Min.    |         | Units                     |
|-------------------|---------|---------------------------|
| Minimum Endurance | 100,000 | Data Changes per Register |
| Data Retention    | 100     | Years                     |

#### **CAPACITANCE**

| Symbol                          | Test                                        | Max. | Units | Test Conditions |
|---------------------------------|---------------------------------------------|------|-------|-----------------|
| C <sub>I/O</sub> <sup>(5)</sup> | Input/Output Capacitance (SDA)              | 8    | pF    | $V_{I/O} = 0V$  |
| C <sub>IN</sub> <sup>(5)</sup>  | Input Capacitance (A0, A1, A2, A3, and SCL) | 6    | pF    | $V_{IN} = 0V$   |

## **POWER-UP TIMING**

| Symbol                          | Parameter                                 | Max. | Units |
|---------------------------------|-------------------------------------------|------|-------|
| t <sub>PUR</sub> <sup>(6)</sup> | Power-up to Initiation of Read Operation  | 1    | ms    |
| t <sub>PUW</sub> <sup>(6)</sup> | Power-up to Initiation of Write Operation | 5    | ms    |

## **A.C. TEST CONDITIONS**

| Input Pulse Levels            | V <sub>CC</sub> x 0.1 to V <sub>CC</sub> x 0.9 |
|-------------------------------|------------------------------------------------|
| Input Rise and Fall Times     | 10ns                                           |
| Input and Output Timing Level | V <sub>CC</sub> x 0.5                          |

Notes:

- (5) This parameter is periodically sampled and not 100%
- (6)  $t_{\mbox{\scriptsize PUR}}$  and  $t_{\mbox{\scriptsize PUW}}$  are the delays required from the time V<sub>CC</sub> is stable until the specified operation can be initiated.

These parameters are periodically sampled and not 100% tested.

## **EQUIVALENT A.C. LOAD CIRCUIT**



## X9428

## **AC TIMING**

| Symbol                  | Parameter                                                              | Min. | Max. | Units |
|-------------------------|------------------------------------------------------------------------|------|------|-------|
| f <sub>SCL</sub>        | I <sup>2</sup> C Clock Frequency                                       |      | 400  | KHz   |
| t <sub>CYC</sub>        | I <sup>2</sup> C Clock Cycle Time                                      | 2500 |      | nS    |
| <sup>t</sup> HIGH       | I <sup>2</sup> C Clock High Time                                       | 600  |      | nS    |
| t <sub>LOW</sub>        | I <sup>2</sup> C Clock Low Time                                        | 1300 |      | nS    |
| t <sub>SU:STA</sub>     | Start Setup Time                                                       | 600  |      | nS    |
| t <sub>HD:STA</sub>     | Start Hold Time                                                        | 600  |      | nS    |
| t <sub>SU:STO</sub>     | Stop Setup Time                                                        | 600  |      | nS    |
| t <sub>SU:DAT</sub>     | SDA Data Input Setup Time                                              | 100  |      | nS    |
| t <sub>HD:DAT</sub> (4) | SDA Data Input Hold Time                                               | 0    |      | nS    |
| t <sub>R (3)</sub>      | SCL and SDA Rise Time                                                  |      | 300  | nS    |
| t <sub>F (3)</sub>      | SCL and SDA Fall Time                                                  |      | 300  | nS    |
| t <sub>AA</sub>         | SCL Low to SDA Data Output Valid Time                                  | 100  | 900  | nS    |
| t <sub>DH</sub>         | SDA Data Output Hold Time                                              | 50   |      | nS    |
| T <sub>I</sub>          | I <sup>2</sup> C Noise Suppression Time Constant at SCL and SDA inputs | 50   |      | nS    |
| t <sub>BUF</sub>        | Bus Free Time (Prior to Any Transmission)                              | 1300 |      | nS    |
| t <sub>SU:WPA</sub>     | WP, A0, A1, A2 Setup Time                                              | 0    |      | nS    |
| t <sub>HD:WPA</sub>     | WP, A0, A1, A2 Hold Time                                               | 0    |      | nS    |

## **HIGH-VOLTAGE WRITE CYCLE TIMING**

| Symbol          | Parameter                                          | Тур. | Max. | Units |
|-----------------|----------------------------------------------------|------|------|-------|
| t <sub>WR</sub> | High-voltage Write Cycle Time (Store Instructions) | 5    | 10   | mS    |

## **EEPOT TIMING**

| Symbol                | Parameter                                                                         | Min. | Max. | Units |
|-----------------------|-----------------------------------------------------------------------------------|------|------|-------|
| t <sub>WRPO (2)</sub> | Wiper Response Time After The Third (Last) Power Supply Is Stable                 |      | 10   | uS    |
| t <sub>WRL</sub>      | Wiper Response Time After Instruction Issued (All Load Instructions)              |      | 10   | uS    |
| t <sub>WRID</sub>     | Wiper Response Time From An Active SCL/SCK Edge (Increment/Decrement Instruction) |      | 10   | uS    |

Notes: (7) t<sub>POR</sub> and t<sub>POW</sub> are the delays required from the time the third (last) power supply (Vcc, V+ or V-) is stable until the specific instruction can be issued. These parameters are periodically sampled and not 100% tested.

<sup>(8)</sup> The bias order of power supply (Vcc, V+ and V-) don't care.

<sup>(9)</sup> A device must internally provide a hold time of at least 300ns for the SDA signal in order to bridge the undefined region of the falling edge of SCL.

## **TIMING DIAGRAMS**

## I<sup>2</sup>C Timing

Figure 10. START and STOP Timing



Figure 11. Input Timing



Figure 12. Output Timing



Figure 13. XDCP Timing (for All Load Instructions)



Figure 14. XDCP Timing (for Increment/Decrement Instruction)



Figure 15. Write Protect and Device Address Pins Timing



#### ORDERING INFORMATION



#### LIMITED WARRANTY

Devices sold by Xicor, Inc. are covered by the warranty and patent indemnification provisions appearing in its Terms of Sale only. Xicor, Inc. makes no warranty, express, statutory, implied, or by description regarding the information set forth herein or regarding the freedom of the described devices from patent infringement. Xicor, Inc. makes no warranty of merchantability or fitness for any purpose. Xicor, Inc. reserves the right to discontinue production and change specifications and prices at any time and without notice.

Xicor, Inc. assumes no responsibility for the use of any circuitry other than circuitry embodied in a Xicor, Inc. product. No other circuits, patents, licenses are implied.

## U.S. PATENTS

Xicor products are covered by one or more of the following U.S. Patents: 4,263,664; 4,274,012; 4,300,212; 4,314,265; 4,326,134; 4,393,481; 4,404,475; 4,450,402; 4,486,769; 4,488,060; 4,520,461; 4,533,846; 4,599,706; 4,617,652; 4,668,932; 4,752,912; 4,829, 482; 4,874, 967; 4,883, 976. Foreign patents and additional patents pending.

#### LIFE RELATED POLICY

In situations where semiconductor component failure may endanger life, system designers using this product should design the system with appropriate error detection and correction, redundancy and back-up features to prevent such an occurence.

Xicor's products are not authorized for use in critical components in life support devices or systems.

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.