#### SN64BCT657 OCTAL TRANSCEIVER WITH PARITY GENERATOR/CHECKER AND 3-STATE OUTPUTS

SCBS090A - NOVEMBER 1991 - REVISED JANUARY 1994

| State-of-the-Art BiCMOS Design     Significantly Reduces I <sub>CCZ</sub>                                                                      | DW OR NT PACKAGE<br>(TOP VIEW) |                |                                   |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|----------------|-----------------------------------|--|--|
| <ul> <li>ESD Protection Exceeds 2000 V Per<br/>MIL-STD-883C, Method 3015; Exceeds 200 V<br/>Using Machine Model (C = 200 pF, R = 0)</li> </ul> | T/R [<br>A1 [<br>A2 [          | 1 2<br>3       | 24 OE<br>23 B1<br>22 B2           |  |  |
| <ul> <li>High-Impedance State During Power Up<br/>and Power Down</li> </ul>                                                                    | A3 [<br>A4 [                   |                | 21 B3<br>20 B4                    |  |  |
| <ul> <li>3-State B Outputs Sink 64 mA and Source</li> <li>15 mA</li> </ul>                                                                     | A5 [<br>V <sub>CC</sub> [      | 6<br>7         | 19 GND<br>18 GND                  |  |  |
| <ul> <li>Package Options Include Plastic</li> <li>Small-Outline (DW) Packages and Standard</li> </ul>                                          | A7 [                           | 9              | 17 B5<br>16 B6                    |  |  |
| Plastic 300-mil DIPs (NT)                                                                                                                      | A8 L<br>ODD/EVEN [<br>ERR [    | 10<br>11<br>12 | 15   B7<br>14   B8<br>13   PARITY |  |  |
|                                                                                                                                                |                                | '-             |                                   |  |  |

#### description

The SN64BCT657 contains eight noninverting buffers with parity generator/checker circuits and control signals. The transmit/receive  $(T/\overline{R})$  input determines the direction of data flow. When  $T/\overline{R}$  is high, data flows from the A port to the B port (transmit mode); when  $T/\overline{R}$  is low, data flows from the B port to the A port (receive mode). When the output-enable  $(\overline{OE})$  input is high, both the A and B ports are in the high-impedance state.

Odd or even parity is selected by a logic high or low level on the ODD/EVEN input. PARITY carries the parity bit value; it is an output from the parity generator/checker in the transmit mode and an input to the parity generator/checker in the receive mode.

In the transmit mode, after the A bus is polled to determine the number of high bits, PARITY is set to the logic level that maintains the parity sense selected by the level at the ODD/EVEN input. For example, if ODD/EVEN is low (even parity selected) and there are five high bits on the A bus, then PARITY is set to the logic high level so that an even number of the nine total bits (eight A-bus bits plus parity bit) are high.

In the receive mode, after the B bus is polled to determine the number of high bits, the error  $\overline{(ERR)}$  output logic level indicates whether or not the data to be received exhibits the correct parity sense. For example, if ODD/ $\overline{EVEN}$  is high (odd parity selected), PARITY is high, and there are three high bits on the B bus, then  $\overline{ERR}$  is low, indicating a parity error.

The SN64BCT657 is characterized for operation from -40°C to 85°C and 0°C to 70°C.



SCBS090A - NOVEMBER 1991 - REVISED JANUARY 1994

#### **FUNCTION TABLE**

| NUMBER OF A OR B     | INPUTS |     |          | INPUT/OUTPUT | OUTPUTS |             |  |
|----------------------|--------|-----|----------|--------------|---------|-------------|--|
| INPUTS THAT ARE HIGH | OE     | T/R | ODD/EVEN | PARITY       | ERR     | OUTPUT MODE |  |
|                      | L      | Н   | Н        | Н            | Z       | Transmit    |  |
| 0, 2, 4, 6, 8        | L      | Н   | L        | L            | Z       | Transmit    |  |
|                      | L      | L   | Н        | Н            | Н       | Receive     |  |
|                      | L      | L   | Н        | L            | L       | Receive     |  |
|                      | L      | L   | L        | Н            | L       | Receive     |  |
|                      | L      | L   | L        | L            | Н       | Receive     |  |
| 1, 3, 5, 7           | L      | Н   | Н        | L            | Z       | Transmit    |  |
|                      | L      | Н   | L        | Н            | Z       | Transmit    |  |
|                      | L      | L   | Н        | Н            | L       | Receive     |  |
|                      | L      | L   | Н        | L            | Н       | Receive     |  |
|                      | L      | L   | L        | Н            | Н       | Receive     |  |
|                      | L      | L   | L        | L            | L       | Receive     |  |
| Don't care           | Н      | Х   | Х        | Z            | Z       | Z           |  |

## logic symbol†



<sup>&</sup>lt;sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.



## logic diagram (positive logic)





#### SN64BCT657 OCTAL TRANSCEIVER WITH PARITY GENERATOR/CHECKER AND 3-STATE OUTPUTS

SCBS090A - NOVEMBER 1991 - REVISED JANUARY 1994

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage range, V <sub>CC</sub>                                                  | 0.5 V to 7 V                      |
|----------------------------------------------------------------------------------------|-----------------------------------|
| Input voltage range, V <sub>I</sub> (see Note 1)                                       | 0.5 V to 7 V                      |
| Voltage range applied to any output in the disabled or power-off state, V <sub>O</sub> | 0.5 V to 5.5 V                    |
| Voltage range applied to any output in the high state, V <sub>O</sub>                  | $\dots$ -0.5 V to V <sub>CC</sub> |
| Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0)                              | –30 mA                            |
| Current into any output in the low state, I <sub>O</sub>                               | 60 mA                             |
| Operating free-air temperature range                                                   | −40°C to 85°C                     |
| Storage temperature range                                                              | -65°C to 150°C                    |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### recommended operating conditions (see Note 2)

|                     |                                                |                 |  |     | MAX | UNIT |
|---------------------|------------------------------------------------|-----------------|--|-----|-----|------|
| Vcc                 | Supply voltage                                 |                 |  |     | 5.5 | V    |
| VIH                 | High-level input voltage                       |                 |  |     |     | V    |
| V <sub>IL</sub>     | Low-level input voltage                        |                 |  |     | 0.8 | V    |
| lik                 | Input clamp current                            | t clamp current |  |     | -18 | mA   |
| ЮН                  | High level cutout current                      | A port          |  |     |     | mA   |
|                     | High-level output current  B port, PARITY, ERR |                 |  | -15 | mA  |      |
| lor                 | Lave lavel autout aument                       | A port          |  |     | mA  |      |
|                     | Low-level output current  B port, PARITY, ERR  |                 |  |     |     | 64   |
| Δt/ΔV <sub>CC</sub> | Power-up ramp rate                             |                 |  |     |     | μs/V |
| T <sub>A</sub>      | Operating free-air temperature                 |                 |  |     | 85  | °C   |

NOTE 2: Unused or floating pins (input or I/O) must be held high or low.



NOTE 1: The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

# **SN64BCT657** OCTAL TRANSCEIVER WITH PARITY GENERATOR/CHECKER AND 3-STATE OUTPUTS SCBS090A – NOVEMBER 1991 – REVISED JANUARY 1994

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|                   | PARAMETER           |                                         | TEST CONDITIONS                 |             | MIN  | TYP <sup>†</sup> | MAX  | UNIT |
|-------------------|---------------------|-----------------------------------------|---------------------------------|-------------|------|------------------|------|------|
| VIK               |                     | V <sub>CC</sub> = 4.5 V,                | I <sub>I</sub> = -18 mA         |             |      |                  | -1.2 | V    |
|                   | Any output          | $V_{CC} = 4.5 \text{ V},$               | $I_{OH} = -3 \text{ mA}$        |             | 2.4  | 3.3              |      |      |
| VOH               | B port, PARITY, ERR | V <sub>CC</sub> = 4.5 V,                | I <sub>OH</sub> = -15 mA        |             | 2    | 3.1              |      | V    |
|                   | Any output          | V <sub>CC</sub> = 4.75 V,               | I <sub>OH</sub> = -3 mA         |             | 2.7  |                  |      |      |
| \/ - ·            | A port              | V <sub>CC</sub> = 4.5 V,                | I <sub>OL</sub> = 24 mA         |             |      | 0.35             | 0.5  | V    |
| VOL               | B port, PARITY, ERR | $V_{CC} = 4.5 \text{ V},$               | I <sub>OL</sub> = 64 mA         |             |      | 0.42             | 0.55 | V    |
|                   | T/R                 | V 0                                     | V. 7V                           | OE = 4.5 V  |      |                  | 20   |      |
|                   | ŌĒ                  | $V_{CC} = 0,$                           | V <sub>I</sub> = 7 V            | T/R = 4.5 V |      |                  | 20   |      |
| Ц                 | ODD/EVEN            | $V_{CC} = 0$ ,                          | V <sub>I</sub> = 7 V            |             |      |                  | 20   | μΑ   |
|                   | A port              | V 045 5 5 V                             | V 55V                           |             |      |                  | 100  |      |
|                   | B port, PARITY      | $V_{CC} = 0 \text{ to } 5.5 \text{ V},$ | V <sub>I</sub> = 5.5 V          |             |      |                  | 200  |      |
|                   | A or B port, PARITY |                                         |                                 |             |      |                  | 200  |      |
| I <sub>IH</sub> ‡ | T/R, OE             | $V_{CC} = 5.5 \text{ V},$               | $V_1 = 2.7 \ V$                 |             |      |                  | 20   | μΑ   |
|                   | ODD/EVEN            | 7                                       |                                 |             |      | 20               |      |      |
|                   | A or B port, PARITY |                                         |                                 |             |      |                  | -70  |      |
| I <sub>IL</sub> ‡ | T/R, OE             | $V_{CC} = 5.5 \text{ V},$               | V <sub>I</sub> = 0.5 V          |             |      |                  | -20  | μΑ   |
|                   | ODD/EVEN            | 7                                       |                                 |             |      |                  | -20  |      |
|                   | A port              |                                         | V <sub>O</sub> = 0              |             | -60  |                  | -200 | Δ    |
| los§              | B port, PARITY, ERR | $V_{CC} = 5.5 \text{ V},$               |                                 |             | -125 |                  | -300 | mA   |
| lozh              | ERR                 | V <sub>CC</sub> = 5.5 V,                | V <sub>O</sub> = 2.7 V          |             |      |                  | 50   | μΑ   |
| lozL              | ERR                 | V <sub>CC</sub> = 5.5 V,                | V <sub>O</sub> = 0.5 V          |             |      |                  | -50  | μΑ   |
| ICCL              | •                   | V <sub>CC</sub> = 5.5 V,                | Outputs open                    |             |      |                  | 90   | mA   |
| ICCH              |                     | V <sub>CC</sub> = 5.5 V,                | Outputs open                    |             |      |                  | 2    | mA   |
| ICCZ              |                     | V <sub>CC</sub> = 5.5 V,                | Outputs open                    |             |      |                  | 1    | mA   |
| Ci                | Control inputs      | V <sub>CC</sub> = 5 V,                  | V <sub>I</sub> = 2.5 V or 0.5 V |             |      | 6.5              |      | pF   |
|                   | A port              | A port                                  | V <sub>O</sub> = 2.5 V or 0.5 V |             |      | 10               |      |      |
| C <sub>io</sub>   | B port, PARITY      | $V_{CC} = 5 V$                          |                                 |             |      | 14               |      | pF   |
| Co                | ERR                 | V <sub>CC</sub> = 5 V,                  | V <sub>O</sub> = 2.5 V or 0.5 V |             |      | 10               |      | pF   |

<sup>†</sup> All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C.
‡ For I/O ports, the parameters I<sub>IH</sub> and I<sub>IL</sub> include the off-state output current.
§ Not more than one output should be tested at a time, and the duration of the test should not exceed one second.

### SN64BCT657 OCTAL TRANSCEIVER WITH PARITY GENERATOR/CHECKER AND 3-STATE OUTPUTS

SCBS090A - NOVEMBER 1991 - REVISED JANUARY 1994

# switching characteristics over recommended range of supply voltage, $C_L$ = 50 pF (unless otherwise noted) (see Note 3)

| PARAMETER        | FROM<br>(INPUT)      | TO (OUTPUT)          | V <sub>CC</sub> = 5 V,<br>T <sub>A</sub> = 25°C |     | T <sub>A</sub> = -40°C<br>to 85°C |     | T <sub>A</sub> = 0°C<br>to 70°C |     | UNIT |     |    |
|------------------|----------------------|----------------------|-------------------------------------------------|-----|-----------------------------------|-----|---------------------------------|-----|------|-----|----|
|                  | (INPOT)              | (OUTPUT)             | MIN                                             | TYP | MAX                               | MIN | MAX                             | MIN | MAX  |     |    |
| <sup>t</sup> PLH | A or B               | B or A               | 1.1                                             | 3.1 | 6                                 | 1.1 | 6.9                             | 1.1 | 6.6  | ne  |    |
| tPHL             | AOIB                 | BOIA                 | 2                                               | 5.3 | 8.5                               | 2   | 9.3                             | 2   | 9    | ns  |    |
| t <sub>PLH</sub> | А                    | PARITY               | 3                                               | 7.4 | 12.7                              | 3   | 16.4                            | 3   | 15.4 | ns  |    |
| tPHL             | A                    | PARITY               | 4.6                                             | 8.6 | 14.1                              | 4.6 | 16.9                            | 4.6 | 15.9 |     |    |
| t <sub>PLH</sub> | ODD/ <del>EVEN</del> | PARITY, ERR          | 1.1                                             | 4.1 | 6.4                               | 1.1 | 7.7                             | 1.1 | 7.1  | ns  |    |
| tpHL             | ODD/EVEN             | PARITY, ERR          | 2.6                                             | 5.5 | 8.3                               | 2.6 | 9.3                             | 2.6 | 9    |     |    |
| t <sub>PLH</sub> | В                    | ERR                  | 3.1                                             | 7.4 | 12.6                              | 3.1 | 16.4                            | 3.1 | 15.3 | ns  |    |
| tPHL             | Ь                    | EKK                  | 4.4                                             | 6.5 | 13.3                              | 4.4 | 16.6                            | 4.4 | 15.5 | 115 |    |
| <sup>t</sup> PLH | PARITY               | ERR                  | 3.4                                             | 7.7 | 10.7                              | 3.4 | 14.4                            | 3.4 | 13.2 | ns  |    |
| <sup>t</sup> PHL | FARITI               | ERR                  | 5.5                                             | 8.8 | 12                                | 5.5 | 14.9                            | 5.5 | 13.9 |     |    |
| <sup>t</sup> PZH | <del></del>          | A B DADITY or EDD    | 1.8                                             | 5.1 | 7.7                               | 1.8 | 9.5                             | 1.8 | 9.1  | no  |    |
| t <sub>PZL</sub> | ŌĒ                   | A, B, PARITY, or ERR | 3.2                                             | 6.7 | 14.2                              | 3.2 | 17                              | 3.2 | 16.3 | ns  |    |
| <sup>t</sup> PHZ | ŌĒ                   | A, B, PARITY, or ERR | A B DADITY or EDD                               | 2.6 | 5.7                               | 8   | 2.6                             | 9.5 | 2.6  | 9.1 | ns |
| <sup>t</sup> PLZ | OE .                 |                      | 2                                               | 5   | 7.4                               | 2   | 8.8                             | 2   | 8    | 115 |    |

NOTE 3: Load circuits and voltage waveforms are shown in Section 1.

#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1998, Texas Instruments Incorporated