## THERMAL FET HAF2002

Silicon N Channel MOS FET Series
Power Switching / Over Temperature Shut–down Capability

# HITACHI

ADE-208-503 1st. Edition

#### **Features**

This FET has the over temperature shut-down capability sensing to the junction temperature.

This FET has the built—in over temperature shut—down circuit in the gate area. And this circuit operation to shut—down the gate voltage in case of high junction temperature like applying over power consumption, over current etc.

- Logic level operation (4 to 6 V Gate drive)
- · High endurance capability against to the short circuit
- · Built-in the over temperature shut-down circuit
- Latch type shut—down operation (Need 0 voltage recovery)

#### **Outline**





### **Absolute Maximum Ratings** ( $Ta = 25^{\circ}C$ )

| Item                                      | Symbol                       | Ratings     | Unit |  |
|-------------------------------------------|------------------------------|-------------|------|--|
| Drain to source voltage                   | $V_{\scriptscriptstyle DSS}$ | 60          | V    |  |
| Gate to source voltage                    | $V_{GSS+}$                   | 16          | V    |  |
| Gate to source voltage                    | $V_{GSS-}$                   | -2.8        | V    |  |
| Drain current                             | I <sub>D</sub>               | 20          | Α    |  |
| Drain peak current                        | l <sub>D(pulse)</sub> *1     | 40          | Α    |  |
| Body to drain diode reverse drain current | I <sub>DR</sub>              | 20          | А    |  |
| Channel dissipation                       | Pch *2                       | 30          | W    |  |
| Channel temperature                       | Tch                          | 150         | °C   |  |
| Storage temperature                       | Tstg                         | -55 to +150 | °C   |  |

Notes: 1. PW 10 µs, duty cycle 1 %

2. Value at Tc = 25°C

## **Typical Operation Characteristics**

| Item                  | Symbol               | Min | Тур  | Max | Unit | <b>Test Conditions</b>   |
|-----------------------|----------------------|-----|------|-----|------|--------------------------|
| Input voltage         | V <sub>IH</sub>      | 3.5 | _    | _   | V    |                          |
|                       | V <sub>IL</sub>      | _   | _    | 1.2 | V    |                          |
| Input current         | I <sub>IH1</sub>     | _   | _    | 100 | μΑ   | $Vi = 8V$ , $V_{DS} = 0$ |
| (Gate non shut down)  | I <sub>IH2</sub>     | _   | _    | 50  | μΑ   | $Vi = 3.5V, V_{DS} = 0$  |
|                       | I <sub>IL</sub>      | _   | _    | 1   | μΑ   | $Vi = 1.2V, V_{DS} = 0$  |
| Input current         | I <sub>IH(sd)1</sub> | _   | 8.0  | _   | mA   | $Vi = 8V$ , $V_{DS} = 0$ |
| (Gate non shut down)  | I <sub>IH(sd)2</sub> | _   | 0.35 | _   | mA   | $Vi = 3.5V, V_{DS} = 0$  |
| Shut down temperature | $T_{sd}$             | _   | 175  | _   | °C   | Channel temperature      |

## **Electrical Characteristics** ( $Ta = 25^{\circ}C$ )

| Item                                       | Symbol                | Min  | Тур  | Max  | Unit | <b>Test Conditions</b>                     |
|--------------------------------------------|-----------------------|------|------|------|------|--------------------------------------------|
| Drain current                              | I <sub>D1</sub>       | 10   | _    | _    | Α    | $V_{GS} = 3.5V, V_{DS} = 2V$               |
| Drain current                              | I <sub>D2</sub>       | _    | _    | 10   | mA   | $V_{GS} = 1.2V, V_{DS} = 2V$               |
| Drain to source breakdown voltage          | $V_{(BR)DSS}$         | 60   | _    | _    | V    | $I_{D} = 10 \text{mA}, V_{GS} = 0$         |
| Gate to source breakdown voltage           | $V_{(BR)GSS+}$        | 16   | _    | _    | V    | $I_{G} = 100 \mu A, V_{DS} = 0$            |
| Gate to source breakdown voltage           | $V_{(BR)GSS-}$        | -2.8 | _    | _    | V    | $I_{G} = -100 \mu A, V_{DS} = 0$           |
| Gate to source leak current                | I <sub>GSS+1</sub>    | _    | _    | 100  | μΑ   | $V_{GS} = 8V, V_{DS} = 0$                  |
|                                            | I <sub>GSS+2</sub>    | _    | _    | 50   | μΑ   | $V_{GS} = 3.5V, V_{DS} = 0$                |
|                                            | I <sub>GSS+3</sub>    | _    | _    | 1    | μΑ   | $V_{GS} = 1.2V, V_{DS} = 0$                |
|                                            | I <sub>GSS-</sub>     | _    | _    | -100 | μΑ   | $V_{GS} = -2.4V, V_{DS} = 0$               |
| Input current (shut down)                  | I <sub>GS(op)1</sub>  | _    | 0.8  | _    | mA   | $V_{GS} = 8V, V_{DS} = 0$                  |
|                                            | I <sub>GS(op)1</sub>  | _    | 0.35 | _    | mA   | $V_{GS} = 3.5V, V_{DS} = 0$                |
| Zero gate voltege drain current            | I <sub>DSS</sub>      | _    | _    | 250  | μΑ   | $V_{DS} = 50 \text{ V}, V_{GS} = 0$        |
| Gate to source cutoff voltage              | $V_{GS(off)}$         | 1.0  | _    | 2.25 | V    | $I_D = 1 \text{mA}, V_{DS} = 10 \text{V}$  |
| Static drain to source on state resistance | $R_{DS(on)}$          | _    | 50   | 65   | m    | ID = 10A, VGS = 4V *1                      |
| Static drain to source on state resistance | $R_{\mathrm{DS(on)}}$ | _    | 30   | 43   | m    | $I_D = 10A, V_{GS} = 10V^{*1}$             |
| Forward transfer admittance                | y <sub>fs</sub>       | 6    | 12   | _    | S    | $I_D = 10A, V_{DS} = 10V^{*1}$             |
| Output capacitance                         | Coss                  | _    | 630  | _    | pF   | $V_{DS} = 10V , V_{GS} = 0$<br>f = 1 MHz   |
| Turn-on delay time                         | t <sub>d(on)</sub>    | _    | 7.5  | _    | μs   | $I_D = 5A, V_{GS} = 5V$                    |
| Rise time                                  | t <sub>r</sub>        | _    | 29   | _    | μs   | $R_L = 6$                                  |
| Turn-off delay time                        | $t_{d(off)}$          | _    | 34   | _    | μs   | <del>_</del>                               |
| Fall time                                  | t <sub>f</sub>        | _    | 26   | _    | μs   | <del>_</del>                               |
| Body to drain diode forward voltage        | $V_{DF}$              | _    | 1.0  | _    | V    | $I_F = 20A, V_{GS} = 0$                    |
| Body to drain diode reverse recovery time  | t <sub>rr</sub>       | _    | 110  | _    | ns   | $I_F = 20A, V_{GS} = 0$<br>diF/ dt =50A/µs |

#### **Electrical Characteristics** ( $Ta = 25^{\circ}C$ )

| Item                | Symbol           | Min | Тур | Max | Unit | Test Conditions             |
|---------------------|------------------|-----|-----|-----|------|-----------------------------|
| Over load shut down | t <sub>os1</sub> | _   | 1.8 | _   | ms   | $V_{GS} = 5V, V_{DD} = 12V$ |
| operation time *2   | t <sub>os2</sub> |     | 0.7 | _   | ms   | $V_{GS} = 5V, V_{DD} = 24V$ |

Notes: 1. Pulse test

- 2. Including the junction temperature raise of the over loaded condition.
- See characteristic curve of HAF2001.

#### **Main Characteristics**





### **Package Dimensions**

Unit: mm



When using this document, keep the following in mind:

- 1. This document may, wholly or partially, be subject to change without notice.
- 2. All rights are reserved: No one is permitted to reproduce or duplicate, in any form, the whole or part of this document without Hitachi's permission.
- 3. Hitachi will not be held responsible for any damage to the user that may result from accidents or any other reasons during operation of the user's unit according to this document.
- 4. Circuitry and other examples described herein are meant merely to indicate the characteristics and performance of Hitachi's semiconductor products. Hitachi assumes no responsibility for any intellectual property claims or other problems that may result from applications based on the examples described herein.
- 5. No license is granted by implication or otherwise under any patents or other rights of any third party or Hitachi, Ltd.
- 6. MEDICAL APPLICATIONS: Hitachi's products are not authorized for use in MEDICAL APPLICATIONS without the written consent of the appropriate officer of Hitachi's sales company. Such use includes, but is not limited to, use in life support systems. Buyers of Hitachi's products are requested to notify the relevant Hitachi sales offices when planning to use the products in MEDICAL APPLICATIONS.

## HITACHI

#### Hitachi Ital

Semiconductor & IC DV. Nippon Bidg., 2-5-2, Ohte-medif, Chiyode-ku, Tokyo 100, Japan Tel: Tokyo (03) 3270-2444

Fex: (03) 3270-5109

For Author in formellon write to: Hitechi Americe, Ltd.

Semiconductor & IC Div. 2000 Sierre Point Perkwey Brisbane, CA, 94005-4835

Tet 445-589-8300

Fex: 415-583-4207

Hitechi Burope GmbH Bedronic Components Group Continental Burope Dameicher Streße 3 D-85622 Feldkirchen München Tet 089-991 80-0 Fex: 089-9-29-30-00

United Kingdom

Hitechi Burope Ltd. Bedronic Components Div. Nothern Burgo Headquarters Whilebrook Park Lower Cook fem Road Maidenhead Borkshire SL68YA

Tet 0628-585000 Fex: 0628-778322

Hitechi Asia Pto, Ltd 45 Collyer Quey #20-00 Hibschi Tower Snappore 0404 Tet 535-2400 Fex: 535-1533

Hitechi Asia (Hong Kong) Ltd. Unit 706, North Tower, World Finance Centre Herbour City, Centon Road Teim She Teu, Kowloon Hang Kong Tet 27359248

Fex: 27306074