# High-Speed Multi-Phase PLL Clock Buffer #### **Features** - 12/100-MHz (CY7B993V), or 24/185-MHz (CY7B994V) output operation - Matched pair outputs skew <200 ps</li> - · Zero input-to-output delay - 18 LVTTL 50% duty-cycle outputs capable of driving $\mathbf{50}\Omega$ terminated lines - Commercial Temp. Range with 16 outputs at 185 MHz - Industrial Temp. Range with 6 outputs at 185 MHz - 3.3V LVTTL/LV Differential (LVPECL), Fault Tolerant and Hot Insertable reference inputs - Phase adjustments in 625/1300 ps steps up to ± 10.4 ns - Multiply/Divide ratios of (1-6, 8, 10, 12):(1-6, 8, 10, 12) - Operation up to 12x input frequency (input as low as 1 MHz (CY7B993V) or 2 MHz (CY7B994V)) - Individual Output Bank disable for aggressive power management and EMI reduction - Fault tolerant and Hot Insertable Reference inputs - · Output high-impedance option for testing purposes - Fully integrated PLL with Lock Indicator - Low Cycle-to-Cycle Jitter (<100 ps peak-peak) - Single 3.3V ± 10% supply - 100-Pin TQFP package #### **Functional Description** The CY7B993V and CY7B994V High-Speed Multi-Phase PLL Clock buffers offer user-selectable control over system clock functions. This multiple-output clock driver provides the system integrator with functions necessary to optimize the timing of high-performance computer and communication systems. Eighteen configurable outputs can each drive terminated transmission lines with impedances as low as $50\Omega$ while delivering minimal and specified output skews at LVTTL levels. The outputs are arranged in five banks. Banks 1 to 4 of four outputs allow a divide function of 1 to 12, while simultaneously allowing phase adjustments in 625 ps–1300 ps increments up to 10.4 ns. One of the output banks also includes independent clock invert function. The feedback bank consists of two outputs, which allows divide-by functionality from 1 to 12 and limited phase adjustments. Any one of these eighteen outputs can be connected to the feedback input as well as driving other inputs. Selectable reference input is a fault tolerance feature which allows smooth change over to secondary clock source, when the primary clock source is not in operation. The reference inputs and feedback inputs are configurable to accommodate both LVTTL or Differential (LVPECL) inputs. The completely integrated PLL reduces jitter and simplifies board layout ### **Pin Configuration** ### Pin Definitions<sup>[1]</sup> | Name | I/O | Туре | Description | |------------------------------|--------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | FBSEL | Input | LVTTL | Feedback Input Select: When LOW, FBKA inputs are selected. When HIGH, the FBKB inputs are selected. This input has an internal pull-down. | | FBKA+, FBKA-<br>FBKB+, FBKB- | Input | LVTTL/<br>LVDIFF | Feedback Inputs: One pair of inputs selected by the FBSEL is used to feedback the clock output xQn to the phase detector. The PLL will operate such that the rising edges of the reference and feedback signals are aligned in both phase and frequency. These inputs can operate as differential PECL or single-ended TTL inputs. When operating as a single-ended LVTTL input, the complementary input must be left open. | | REFA+, REFA-<br>REFB+, REFB- | Input | LVTTL/<br>LVDIFF | Reference Inputs: These inputs can operate as differential PECL or single-ended TTL reference inputs to the PLL. When operating as a single-ended LVTTL input, the complementary input must be left open. | | REFSEL | Input | LVTTL | Reference Select Input: The REFSEL input controls how the reference input is configured. When LOW, it will use the REFA pair as the reference input. When HIGH, it will use the REFB pair as the reference input. This input has an internal pull-down. | | FS | Input | 3-level<br>Input | Frequency Select: This input must be set according to the nominal frequency (f <sub>NOM</sub> ). See <i>Table 1</i> . | | FBF0 | Input | 3-level<br>Input | Feedback Output Phase Function Select: This input determines the phase function of the Feedback Bank's QFA[0:1] outputs. See <i>Table 3</i> . | | FBDS[0:1] | Input | 3-level<br>Input | Feedback Divider Function Select: These inputs determine the function of the QFA0 and QFA1 outputs. See <i>Table 4</i> . | | FBDIS | Input | LVTTL | Feedback Disable: This input controls the state of QFA[0:1]. When HIGH, the QFA[0:1] is disabled to the "HOLD-OFF" or "HI-Z" state; the disable state is determined by OUTPUT_MODE. When LOW, the QFA[0:1] is enabled. See <i>Table 5</i> . This input has an internal pull-down. | | [1:4]F[0:1] | Input | 3-level<br>Input | Output Phase Function Select: Each pair controls the phase function of the respective bank of outputs. See <i>Table 3</i> . | | [1:4]DS[0:1] | Input | 3-level<br>Input | Output Divider Function Select: Each pair controls the divider function of the respective bank of outputs. See <i>Table 4</i> . | | DIS[1:4] | Input | LVTTL | Output Disable: Each input controls the state of the respective output bank. When HIGH, the output bank is disabled to the "HOLD-OFF" or "HI-Z" state; the disable state is determined by OUTPUT_MODE. When LOW, the [1:4]Q[A:B][0:1] is enabled. See <i>Table 5</i> . These inputs each has an internal pull-down. | | INV3 | Input | 3-level<br>Input | Invert Mode: This input only affects Bank 3. When this input is LOW, each matched output pair will become complementary (3QA0+, 3QA1-, 3QB0+, 3QB1-). When this input is HIGH, all four outputs in the same bank will be inverted. When this input is MID all four outputs will be non-inverting. | | LOCK | Output | LVTTL | PLL Lock Indicator: When HIGH, this output indicates the internal PLL is locked to the reference signal. When LOW, the PLL is attempting to acquire lock. | | OUTPUT_MODE | Input | 3-Level<br>Input | Output Mode: This pin determines the clock outputs' disable state. When this input is HIGH, the clock outputs will disable to high impedance (HI-Z). When this input is LOW, the clock outputs will disable to "HOLD-OFF" mode. When in MID, the device will enter factory test mode. | | QFA[0:1] | Output | LVTTL | Clock Feedback Output: This pair of clock outputs is intended to be connected to the FB input. These outputs have numerous divide options and three choices of phase adjustments. The function is determined by the setting of the FBDS[0:1] pins and FBF0. | | [1:4]Q[A:B][0:1] | Output | LVTTL | Clock Output: These outputs provide numerous divide and phase select functions determined by the [1:4]DS[0:1] and [1:4]F[0:1] inputs. | | VCCN | | PWR | Output Buffer Power: Power supply for each output pair. | | VCCQ | | PWR | Internal Power: Power supply for the internal circuitry. | | GND | | PWR | Device Ground. | <sup>1.</sup> For all three-state inputs, HIGH indicates a connection to V<sub>CC</sub>, LOW indicates a connection to GND, and MID indicates an open connection. Internal termination circuitry holds an unconnected input to V<sub>CC</sub>/2. ### **Block Diagram Description** #### **Phase Frequency Detector and Filter** These two blocks accept signals from the REF inputs (REFA+, REFA-, REFB+ or REFB-) and the FB inputs (FBKA+, FBKA-, FBKB+ or FBKB-). Correction information is then generated to control the frequency of the Voltage Controlled Oscillator (VCO). These two blocks, along with the VCO, form a Phase-Locked Loop (PLL) that tracks the incoming REF signal. The RoboClockII has a flexible REF and FB input scheme. These inputs allow the use of either differential LVPECL or single ended LVTTL inputs. To configure as single-ended LVTTL inputs, the complementary pin must be left open (internally pulled to 1.5V), then the other input pin can be used as a LVTTL input. The REF inputs are also tolerant to hot insertion. The REF inputs can be changed dynamically. When changing from one reference input to the other reference input of the same frequency, the PLL is optimized to ensure that the clock outputs period will not be less than the calculated system budget ( $t_{MIN} = t_{REF}$ (nominal reference clock period) – $t_{CCJ}$ (cycleto-cycle jitter) – $t_{PDEV}$ (max. period deviation)) while re-acquiring lock. #### VCO, Control Logic, Divider, and Phase Generator The VCO accepts analog control inputs from the PLL filter block. The FS control pin setting determines the nominal operational frequency range of the divide by one output ( $f_{NOM}$ ) of the device. $f_{NOM}$ is directly related to the VCO frequency. There are two versions of the RoboClock II, a low-speed version device (CY7B993V) which $f_{NOM}$ ranges from 12 MHz to 100 MHz, and a high-speed version device (CY7B994V) which ranges from 24 MHz to 200 MHz. The FS setting for each device is shown in *Table 1*. The $f_{NOM}$ frequency is seen on "divide-by-one" outputs. For the CY7B994V, the upper $f_{NOM}$ range extends from 96 MHz to 200 MHz, but the maximum output frequency is limited to 185 MHz. **Table 1. Frequency Range Select** | | CY7E | 993V | CY7B994V | | | |-------------------|------------------------|------|------------------------|--------------------|--| | | f <sub>NOM</sub> (MHz) | | f <sub>NOM</sub> (MHz) | | | | FS <sup>[2]</sup> | Min. | Max. | Min. | Max. | | | LOW | 12 | 26 | 24 | 52 | | | MID | 24 | 52 | 48 | 100 | | | HIGH | 48 | 100 | 96 | 200 <sup>[3]</sup> | | #### **Time Unit Definition** Selectable skew is in discrete increments of time unit ( $t_U$ ). The value of a $t_U$ is determined by the FS setting and the maximum nominal output frequency. The equation to be used to determine the $t_{\text{U}}$ value is as follows: $t_{IJ} = 1/(f_{NOM}*N)$ N is a multiplication factor which is determined by the FS setting. $f_{NOM}$ is nominal frequency of the device. N is defined in Table 2. **Table 2. N Factor Determination** | | | CY7B993V | CY7B994V | | | | |------|----|-----------------------------------------------------------|----------|-----------------------------------------------------------|--|--| | FS | N | f <sub>NOM</sub> (MHz) at<br>which t <sub>U</sub> =1.0 ns | N | f <sub>NOM</sub> (MHz) at<br>which t <sub>U</sub> =1.0 ns | | | | LOW | 64 | 15.625 | 32 | 31.25 | | | | MID | 32 | 31.25 | 16 | 62.5 | | | | HIGH | 16 | 62.5 | 8 | 125 | | | #### **Divide and Phase Select Matrix** The Divide and Phase Select Matrix is comprised of five independent banks: four banks of clock outputs and one bank for feedback. Each clock output bank has two pairs of low-skew, high fan out output buffers ([1:4]Q[A:B][0:1]), two phase function select inputs ([1:4]F[0:1]), two divider function selects ([1:4]DS[0:1]) and one output disable (DIS[1:4]). The feedback bank has one pair of low-skew, high-fanout output buffers (QFA[0:1]). One of these outputs may connect to the selected feedback input (FBKA[0:1]±). This feedback bank also has one phase function select input (FBF0), two divider function selects FSDS[0:1], and one output disable (FBDIS). The phase capabilities that are chosen by the phase function select pins are shown in *Table 3*. The divide capabilities for each bank are shown in *Table 4*. **Table 3. Output Skew Select Function** | | ction<br>ects | Output Skew Function | | | | | | |---------|------------------------|----------------------|------------------|--------------------|--------------------|-----------------------|--| | [1:4]F1 | [1:4]F0<br>and<br>FBF0 | Bank1 | Bank2 | Bank3 | Bank4 | Feed-<br>back<br>Bank | | | LOW | LOW | −4t <sub>U</sub> | −4t <sub>U</sub> | −8t <sub>U</sub> | −8t <sub>U</sub> | −4t <sub>U</sub> | | | LOW | MID | −3t <sub>U</sub> | –3tu | −7t <sub>U</sub> | −7t <sub>U</sub> | NA | | | LOW | HIGH | −2t <sub>U</sub> | −2t <sub>U</sub> | −6t <sub>U</sub> | −6t <sub>U</sub> | NA | | | MID | LOW | −1t <sub>U</sub> | −1t <sub>U</sub> | BK1 <sup>[4]</sup> | BK1 <sup>[4]</sup> | NA | | | MID | MID | 0t <sub>U</sub> | 0t <sub>U</sub> | 0t <sub>U</sub> | 0t <sub>U</sub> | 0tu | | | MID | HIGH | +1t <sub>U</sub> | +1t <sub>U</sub> | BK2 <sup>[4]</sup> | BK2 <sup>[4]</sup> | NA | | | HIGH | LOW | +2t <sub>U</sub> | +2t <sub>U</sub> | +6t <sub>U</sub> | +6t <sub>U</sub> | NA | | | HIGH | MID | +3t <sub>U</sub> | +3t <sub>U</sub> | +7t <sub>U</sub> | +7t <sub>U</sub> | NA | | | HIGH | HIGH | +4t <sub>U</sub> | +4t <sub>U</sub> | +8t <sub>U</sub> | +8t <sub>U</sub> | +4t <sub>U</sub> | | - The level to be set on FS is determined by the "nominal" operating frequency (f<sub>NOM</sub>) of the V<sub>CO</sub> and Phase Generator. f<sub>NOM</sub> always appears on an output when the output is operating in the undivided mode. The REF and FB are at f<sub>NOM</sub> when the output connected to FB is undivided. - 3. The maximum output frequency is 185 MHz. - BK1, BK2 denotes following the skew setting of bank1 and bank2 respectively. **Table 4. Output Divider Function** | | ction<br>ects | Output Divider Function | | | | | |--------------------------|--------------------------|-------------------------|-----------|-----------|-----------|-----------------------| | [1:4]DS1<br>and<br>FBDS1 | [1:4]DS0<br>and<br>FBDS0 | Bank<br>1 | Bank<br>2 | Bank<br>3 | Bank<br>4 | Feed-<br>back<br>Bank | | LOW | LOW | /1 | /1 | /1 | /1 | /1 | | LOW | MID | /2 | /2 | /2 | /2 | /2 | | LOW | HIGH | /3 | /3 | /3 | /3 | /3 | | MID | LOW | /4 | /4 | /4 | /4 | /4 | | MID | MID | /5 | /5 | /5 | /5 | /5 | | MID | HIGH | /6 | /6 | /6 | /6 | /6 | | HIGH | LOW | /8 | /8 | /8 | /8 | /8 | | HIGH | MID | /10 | /10 | /10 | /10 | /10 | | HIGH | HIGH | /12 | /12 | /12 | /12 | /12 | Figure 1 illustrates the timing relationship of programmable skew outputs. All times are measured with respect to REF with the output used for feedback programmed with $0t_U$ skew. The PLL naturally aligns the rising edge of the FB input and REF input. If the output used for feedback is programmed to another skew position, then the whole $t_U$ matrix will shift with respect to REF. For example, if the output used for feedback is programmed to shift $-8t_U$ , then the whole matrix is shifted forward in time by $8t_U$ . Thus an output programmed with $8t_U$ of skew will effectively be skewed $16t_U$ with respect to REF. Figure 1. Typical Outputs with FB Connected to a Zero-Skew Output<sup>[5]</sup> <sup>5.</sup> FB connected to an output selected for "zero" skew (i.e. FBF0=MID or XF[1:0]=MID). #### **Output Disable Description** The feedback Divide and Phase Select Matrix Bank has two outputs, and each of the four Divide and Phase Select Matrix Banks have four outputs. The outputs of each bank can be independently put into a HOLD-OFF or high-impedance state. The combination of the OUTPUT\_MODE and DIS[1:4]/FBDIS inputs determines the clock outputs' state for each bank. When the DIS[1:4]/FBDIS is LOW, the outputs of the corresponding bank will be enabled. When the DIS[1:4]/FBDIS is HIGH, the outputs for that bank will be disabled to a high-impedance (HI-Z) or HOLD-OFF state depending on the OUTPUT\_MODE input. *Table 5* defines the disabled output functions. The HOLD-OFF state is intended to be a power saving feature. An output bank is disabled to the HOLD-OFF state in a maximum of six output clock cycles from the time when the disable input (DIS[1:4]/FBDIS) is HIGH. When disabled to the HOLD-OFF state, non-inverting outputs are driven to a logic LOW state on its falling edge. Inverting outputs are driven to a logic HIGH state on its rising edge. This ensures the output clocks are stopped without glitch. When a bank of output is disabled to HI-Z state, the respective bank of outputs will go HI-Z immediately. Table 5. DIS[1:4]/FBDIS Pin Functionality | OUTPUT_MODE | DIS[1:4]/FBDIS | Output Mode | |-------------|----------------|--------------| | HIGH/LOW | LOW | ENABLED | | HIGH | HIGH | HI-Z | | LOW | HIGH | HOLD-OFF | | MID | Х | FACTORY TEST | ### **INV3 Pin Function** Bank3 has signal invert capability. The four outputs of Bank3 will act as two pairs of complementary outputs when the INV3 pin is driven LOW. In complementary output mode, 3QA0 and 3QB0 are non-inverting; 3QA1and 3QB1 are inverting outputs. All four outputs will be inverted when the INV3 pin is driven HIGH. When the INV3 pin is left in MID, the outputs will not invert. Inversion of the outputs are independent of the skew and divide functions. Therefore, clock outputs of Bank3 can be inverted, divided, and skewed at the same time. #### **Lock Detect Output Description** The LOCK detect output indicates the lock condition of the integrated PLL. Lock detection is accomplished by comparing the phase difference between the reference and feedback inputs. Phase error is declared when the phase difference between the two inputs is greater than the specified device propagation delay limit (tpDFSL, M, H). When in the locked state, after four or more consecutive feedback clock cycles with phase-errors, the LOCK output will be forced LOW to indicate out-of-lock state. When in the out-of-lock state, 32 consecutive phase-errorless feedback clock cycles are required to allow the LOCK output to indicate lock condition (LOCK = HIGH). If the feedback clock is removed after LOCK has gone HIGH, a "watchdog" circuit is implemented indicate out-of-lock condition after time-out by deasserting LOCK LOW. This time out period is base upon a divided down reference clock. #### **Factory Test Mode Description** The device will enter factory test mode when the OUTPUT\_MODE is driven to MID. In factory test mode, the device will operate with its internal PLL disconnected; input level supplied to the reference input will be used in place of the PLL output. All functions of the device are still operational in factory test mode except the internal PLL. The OUTPUT\_MODE input is designed to be a static input. Dynamically toggling this input from LOW to HIGH may temporarily cause the device to go into factory test mode (when passing through the MID state). ### Factory Test Reset When in factory test mode (OUTPUT\_MODE=MID), the device can be reset to a deterministic state by driving the DIS4 input HIGH. When the DIS4 input is driven HIGH in factory test mode, all clock outputs will go to HI-Z; after the selected reference clock pin has 5 positive transitions, all the internal finite state machines (FSM) will be set to a deterministic state. The deterministic state of the state machines will depend on the configurations of the divide selects, skew selects, and frequency select input. All clock outputs will stay in high-impedance mode and all FSMs will stay in the deterministic state until DIS4 is deasserted. When DIS4 is deasserted (with OUTPUT\_MODE still at MID), the device will re-enter factory test mode. #### Safe Operating Zone The following figure illustrates the operating condition at which the device does not exceed its allowable maximum junction temperature of 150°C. Figure 2 shows the maximum number of outputs that can operate at 185 MHz (with 25-pF load and no air flow) at various ambient temperature. At the limit line, all other outputs are configured to divide-by-two (i.e. operating at 92.5 MHz) or lower frequencies. The device will operate below maximum allowable junction temperature of 150°C when its configuration (with the specified constraints) falls within the shaded region (safe operating zone). Figure 2 shows that at 85°C, the maximum number of outputs that can operate at 185 MHz is 6; and at 70°C, the maximum number of outputs that can operate at 185 MHz is 16 (with 25-pF load and 0 m/s air flow). Figure 2. Typical Safe Operating Zone ### **Maximum Ratings** (Above which the useful life may be impaired. For user guide-lines, not tested.) Storage Temperature ......-40°C to +125°C Ambient Temperature with Power Applied ..-40°C to +125°C Supply Voltage to Ground Potential....-0.5V to +4.6V DC Input Voltage .....-0.3V to V<sub>CC</sub>+0.5V Output Current into Outputs (LOW) ......TBD mA | Static Discharge Voltage(per MIL-STD-883, Method 3015) | >2001V | |--------------------------------------------------------|--------| | Latch-Up Current | TBD | ### **Operating Range** | Range | Ambient Temperature | v <sub>cc</sub> | | |------------|---------------------|-----------------|--| | Commercial | 0°C to +70°C | $3.3V \pm 10\%$ | | | Industrial | -40°C to +85°C | 3.3V ± 10% | | ### **Electrical Characteristics** Over the Operating Range | Parameter | Description | | Test Conditions | Min. | Max. | Units | |-------------------|----------------------------------------|-----------------------------------|---------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-------| | LVTTL Com | patible Output Pins (0 | QFA[0:1], [1:4]Q[A:B][0:1], L | OCK) | | | • | | V <sub>OH</sub> | LVTTL HIGH | QFA[0:1], [1:4]Q[A:B][0:1] | $V_{CC} = Min., I_{OH} = -30 \text{ mA}$ | 2.4 | | V | | | Voltage | LOCK | $I_{OH} = -2 \text{ mA}, V_{CC} = \text{Min}.$ | A 2.4 D. 2.4 D. 0.5 TBD TBD DIS, DIS[1:4]) 2.0 V <sub>CC</sub> +0.3 2.0 V <sub>CC</sub> +0.3 -0.3 0.8 -0.3 0.8 V 100 500 TBD TBD TBD TBD TBD TBD TBD TBD | V | | | V <sub>OL</sub> | LVTTL LOW Voltage | QFA[0:1], [1:4]Q[A:B][0:1] | $V_{CC}$ = Min., $I_{OL}$ = 30 mA | | 0.5 | V | | | | LOCK | I <sub>OL</sub> = 2 mA, V <sub>CC</sub> = Min. | | 0.5 | V | | I <sub>OZ</sub> | High Impedance Stat | e Leakage Current | | TBD | TBD | μΑ | | LVTTL Com | patible Input Pins (FB | KA±, FBKB±, REFA±, REFE | B±, FBSEL, REFSEL, FBDI | S, DIS[1:4]) | | • | | V <sub>IH</sub> | LVTTL Input HIGH | FBK[A:B]±, REF[A:B]± | Min. ≤ V <sub>CC</sub> ≤ Max. | 2.0 | V <sub>CC</sub> +0.3 | V | | | | REFSEL, FBSEL, FBDIS,<br>DIS[1:4] | | 2.0 | V <sub>CC</sub> +0.3 | V | | V <sub>IL</sub> | LVTTL Input LOW | FBK[A:B]±, REF[A:B]± | Min. ≤ V <sub>CC</sub> ≤ Max. | -0.3 | 0.8 | V | | | | REFSEL, FBSEL, FBDIS,<br>DIS[1:4] | | -0.3 | 0.8 | V | | I <sub>I</sub> | LVTTL V <sub>IN</sub> >V <sub>CC</sub> | FBK[A:B]±, REF[A:B]± | $V_{CC} = GND, V_{IN} = 3.63V$ | | 100 | μΑ | | I <sub>IH</sub> | LVTTL Input HIGH | FBK[A:B]±, REF[A:B]± | $V_{CC} = Max., V_{IN} = V_{CC}$ | | 500 | μΑ | | | Current | REFSEL, FBSEL, FBDIS,<br>DIS[1:4] | $V_{IN} = V_{CC}$ | TBD | TBD | μА | | I <sub>IL</sub> | LVTTL Input LOW | FBK[A:B]±, REF[A:B]± | V <sub>CC</sub> = Max., V <sub>IN</sub> = GND | -500 | | μΑ | | | Current | REFSEL, FBSEL, FBDIS,<br>DIS[1:4] | | TBD | TBD | μА | | 3-Level Inpu | it Pins (FBF0, FBDS[0 | ):1], [1:4]F[0:1], [1:4]DS[0:1] | , FS, OUTPUT_MODE(TES | T)) | | • | | V <sub>IHH</sub> | Three Level Input HIC | GH <sup>[6]</sup> | Min. <u>&lt;</u> V <sub>CC</sub> <u>&lt;</u> Max. | 0.87*V <sub>CC</sub> | | V | | V <sub>IMM</sub> | Three Level Input MII | D <sup>[6]</sup> | Min. ≤ V <sub>CC</sub> ≤ Max. | 0.47*V <sub>CC</sub> | 0.53*V <sub>CC</sub> | V | | V <sub>ILL</sub> | Three Level Input LO | W[6] | Min. ≤ V <sub>CC</sub> ≤ Max. | | 0.13*V <sub>CC</sub> | V | | I <sub>IHH</sub> | Three Level Input HIG | GH Current | $V_{IN} = V_{CC}$ | | 200 | μΑ | | I <sub>IMM</sub> | Three Level Input MII | D Current | $V_{IN} = V_{CC} / 2$ | -50 | 50 | μΑ | | I <sub>ILL</sub> | Three Level Input LO | W Current | V <sub>IN</sub> = GND | -200 | | μΑ | | LVDIFF Inpu | t Pins (FBK[A:B]±, R | EF[A:B]±) | | | | | | $V_{DIFF}$ | Input Differential Volt | age | | 400 | V <sub>CC</sub> | mV | | V <sub>IHHP</sub> | Highest Input HIGH \ | /oltage | | 1.0 | V <sub>CC</sub> | V | | V <sub>ILLP</sub> | Lowest Input LOW Vo | oltage | | GND | V <sub>CC</sub> -0.4 | V | | V <sub>COM</sub> | Common Mode Rang | ge (crossing voltage) | | 0.8 | V <sub>CC</sub> | V | These inputs are normally wired to V<sub>CC</sub>, GND, or left unconnected (actual threshold voltages vary as a percentage of V<sub>CC</sub>). Internal termination resistors hold the unconnected inputs at V<sub>CC</sub>/2. If these inputs are switched, the function and timing of the outputs may glitch and the PLL may require an additional t<sub>LOCK</sub> time before all data sheet limits are achieved. ### Electrical Characteristics Over the Operating Range (continued) | Parameter | Description | | Test Conditions | Min. | Max. | Units | | | | |------------------|-----------------------------------------------------|----------|----------------------------------------------------------------------------------|------|------|-------|--|--|--| | Operating C | Operating Current | | | | | | | | | | I <sub>CCI</sub> | Internal Operating | CY7B993V | $V_{CC} = Max., f_{MAX}^{[8]}$ | | TBD | mA | | | | | | Current | CY7B994V | | | TBD | mA | | | | | I <sub>CCN</sub> | Output Current<br>Dissipation / Bank <sup>[7]</sup> | CY7B993V | V <sub>CC</sub> = Max., | | TBD | mA | | | | | CON | | CY7B994V | $C_{LOAD} = 25 \text{ pF},$ $R_{LOAD} = 50\Omega \text{ at V}_{CC}/2,$ $f_{MAX}$ | | TBD | mA | | | | ### Capacitance | Parar | meter | Description | Test Conditions | Min. | Max. | Units | |-----------------|-------|-------------------|----------------------------------------------------|------|------|-------| | C <sub>IN</sub> | | Input Capacitance | $T_A = 25^{\circ}C$ , $f = 1$ MHz, $V_{CC} = 3.3V$ | TBD | TBD | pF | - This is dependent upon frequency and number of outputs of a bank being loaded. The value indicates maximum I<sub>CCN</sub> at maximum frequency and maximum load of 25 pF terminated to 50Ω at V<sub>CC</sub>/2. For any other frequencies and load conditions the following equation can be used to calculate the maximum output current: TBD. - I<sub>CCI</sub> measurement is performed with Bank1 and FB Bank configured to run at maximum frequency (f<sub>NOM</sub> = 100 MHz for CY7B993V, f<sub>NOM</sub> = 185 MHz for CY7B994V), and all other clock output banks to run at half the maximum frequency. FS and OUTPUT\_MODE is asserted to HIGH state, FBDS[0:1], 1DS[0:1] are asserted to LOW state, all other three-level inputs are left open. ## Switching Characteristics Over the Operating Range<sup>[9, 10, 11, 12, 13]</sup> | | | | | CY7B993/4V-5 | | CY7B993/4V-7 | | |-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|------|--------------|------|--------------|------------------| | Parameter | Description | | Min. | Max. | Min. | Max. | Unit | | f <sub>out</sub> | Clock Output Frequency | CY7B993V | | 100 | | 100 | MHz | | | | CY7B994V | | 185 | | 185 | MHz | | t <sub>SKEWPR</sub> | Matched-Pair Skew <sup>[14, 15]</sup> | | | 200 | | 200 | ps | | t <sub>SKEWBNK</sub> | Intrabank Skew <sup>[14, 15]</sup> | | | 300 | | 400 | ps | | t <sub>SKEW0</sub> | Output-Output Skew (same frequency and phase, r fall) [14, 15] | rise to rise, fall to | | 600 | | 800 | ps | | t <sub>SKEW1</sub> | Output-Output Skew (same frequency and phase, of ferent frequency, rise to rise, fall to fall) [14, 15] | other banks at dif- | | 700 | | 900 | ps | | t <sub>SKEW2</sub> | Output-Output Skew (invert to nominal of different be banks at same frequency, rising edge to falling edge banks at same frequency) <sup>[14, 15]</sup> | | | 900 | | 1200 | ps | | t <sub>SKEW3</sub> | Output-Output Skew (invert to nominal of different be banks at same frequency, rising edge to falling edge banks at different frequency) [14, 15] | | | 900 | | 1200 | ps | | t <sub>SKEW4</sub> | Output-Output Skew (divideX to divideY, or inverted edge to falling edge aligned, other banks at different | to divideX, rising<br>frequency) <sup>[14,15</sup> ] | | 1000 | | 1300 | ps | | t <sub>SKEW5</sub> | Output-Output Skew (divideX to divideY, or inverted to rise, fall to fall, other banks at different frequency | d to divideX, rise<br>/) <sup>[14, 15]</sup> | | 900 | | 1100 | ps | | t <sub>SKEW6</sub> | Output-Output Skew (rise to fall, complementary outbank) <sup>[14, 15]</sup> | tputs of the same | | 900 | | 1100 | ps | | t <sub>SKEWCPR</sub> | Complementary Outputs Skew (crossing to crossing outputs of the same bank) <sup>[14, 15, 16]</sup> | , complementary | | TBD | | TBD | ps | | t <sub>CCJ1-3</sub> | Cycle-to-Cycle Jitter (divide by 1 output frequency, 2, 3) | FB = divide by 1, | | 100 | | 100 | ps Peak-<br>Peak | | t <sub>CCJ4-6</sub> | Cycle-to-Cycle Jitter (divide by 1 output frequency, 5, 6) | FB = divide by 4, | | 200 | | 200 | ps Peak-<br>Peak | | t <sub>CCJ8-12</sub> | Cycle-to-Cycle Jitter (divide by 1 output frequency, 10, 12) | FB = divide by 8, | | 400 | | 400 | ps Peak-<br>Peak | | t <sub>PDFSL</sub> | Propagation Delay, REF to FB Rise, FS = LOW | | -500 | 500 | -700 | 700 | ps | | t <sub>PDFSM</sub> | Propagation Delay, REF to FB Rise, FS = MID | | -500 | 500 | -700 | 700 | ps | | t <sub>PDFSH</sub> | Propagation Delay, REF to FB Rise, FS = HIGH | | -500 | 500 | -700 | 700 | ps | | t <sub>PDDELTA1</sub> | Propagation Delay difference between two devices configuration (same V <sub>CC</sub> and temperature) <sup>[17, 18]</sup> | with same | | 200 | | 300 | ps | | t <sub>PDDELTA2</sub> | Propagation Delay difference between two devices configuration (full V <sub>CC</sub> range difference and small to difference) <sup>[17, 18]</sup> | | | 400 | | 500 | ps | | t <sub>PDDELTA3</sub> | Propagation Delay difference between two devices of figuration (same V <sub>CC</sub> and moderate temperature dispersion). | with different con-<br>ifference) <sup>[17, 18]</sup> | | 600 | | 700 | ps | | t <sub>PDDELTA4</sub> | Propagation Delay difference between two devices figuration (full V <sub>CC</sub> range difference and wide temperature) [17, 18] | | | 1000 | | 1100 | ps | - Notes: 9. This is for non-three level inputs. 10. Assumes 25 pF Max. Load Capacitance. 11. Both outputs of pair must be terminated, even if only one is being used. 12. Each package must be properly decoupled. 13. AC parameters are measured at 1.5V, unless otherwise indicated. 14. Test Load C<sub>1</sub> = 25 pF, terminated to V<sub>CC</sub>/2 with 50Ω. 15. SKEW is defined as the time between the earliest and the latest output transition among all outputs for which the same phase delay has been selected when all outputs are loaded with 25 pF and properly terminated. 16. Complementary output skews are measured at complementary signals pairs intersections. 17. Guaranteed by statistical correlation. Tested initially and after any design or process changes that may affect these parameters. 18. Full V<sub>CC</sub> difference = ((V<sub>CC</sub>1-V<sub>CC</sub>2)/(V<sub>CC</sub>1+V<sub>CC</sub>2))\*0.5 < 5%. Small temperature difference = T<sub>ambient1</sub>-T<sub>ambient2</sub><10°C. Moderate temperature difference = T<sub>ambient1</sub>-T<sub>ambient2</sub><10°C. Moderate temperature difference = T<sub>ambient1</sub>-T<sub>ambient2</sub><10°C.</li> ## $\textbf{Switching Characteristics} \ \ \text{Over the Operating Range}^{[9,\ 10,\ 11,\ 12,\ 13]} (\text{continued})$ | | | CY7B993/4V-5 | | CY7B993/4V-7 | | | |--------------------------------|-------------------------------------------------------------------------------------------------------|---------------------|--------------------|---------------------|--------------------|------| | Parameter | Description | Min. | Max. | Min. | Max. | Unit | | t <sub>REFrf</sub> | REF input Rise/Fall Time [19, 20] | | 1.0 | | 1.0 | ns | | t <sub>REFpwh</sub> | REF input (Pulse Width HIGH) <sup>[19]</sup> | 2.0 | | 2.0 | | ns | | t <sub>REFpwl</sub> | REF input (Pulse Width LOW) <sup>[19]</sup> | 2.0 | | 2.0 | | ns | | t <sub>r</sub> /t <sub>f</sub> | Output Rise/Fall Time <sup>[20]</sup> | 0.15 | 1.2 | 0.15 | 1.2 | ns | | t <sub>LOCK</sub> | PLL Lock Time From Power-Up | | 10 | | 10 | ms | | t <sub>RELOCK1</sub> | PLL Re-Lock Time (from same frequency, different phase) With Stable Power Supply | | TBD | | TBD | μs | | t <sub>RELOCK2</sub> | PLL Re-Lock Time (from different frequency, different phase) With Stable Power Supply <sup>[26]</sup> | | TBD | | TBD | μs | | t <sub>ODCV</sub> | Output duty cycle deviation from 50% <sup>[13]</sup> | -1.0 | 1.0 | -1.0 | 1.0 | ns | | t <sub>PWH</sub> | Output HIGH time deviation from 50% <sup>[21]</sup> | | 1.5 | | 1.5 | ns | | t <sub>PWL</sub> | Output LOW time deviation from 50% <sup>[21]</sup> | | 2.0 | | 2.0 | ns | | t <sub>PDEV</sub> | Period deviation when changing from reference to reference <sup>[25]</sup> | | TBD | | TBD | UI | | t <sub>OHZ</sub> | DIS[1:4]/FBDIS HIGH to output high-impedance from HIGH <sup>[14, 22]</sup> | 1.0 | 10 | 1.0 | 10 | ns | | t <sub>OLZ</sub> | DIS[1:4]/FBDIS HIGH to output high-impedance from LOW <sup>[14, 22]</sup> | 1.0 | 10 | 1.0 | 10 | ns | | t <sub>OZH</sub> | DIS[1:4]/FBDIS LOW to output HIGH from output is high-impedance <sup>[23]</sup> | 0.5 <sup>[22]</sup> | 14 <sup>[24]</sup> | 0.5 <sup>[22]</sup> | 14 <sup>[24]</sup> | ns | | t <sub>OZL</sub> | DIS[1:4]/FBDIS LOW to output LOW from high-impedance <sup>[23]</sup> | 0.5 <sup>[22]</sup> | 14 <sup>[24]</sup> | 0.5 <sup>[22]</sup> | 14 <sup>[24]</sup> | ns | ### AC Test Loads and Waveform<sup>[27]</sup> ### (a) LVTTL AC Test Load - Tested initially and after any design or process changes that may affect these parameters. Rise and fall times are measured between 2.0V and 0.8V. t<sub>PWH</sub> is measured at 2.0V. t<sub>PWL</sub> is measured at 0.8V. Measured at 0.5V deviation from starting voltage. - 23. For $t_{OZL}$ and $t_{OZH}$ minimum, $C_L = 0$ pF, $R_L = 1$ k (to $V_{CC}$ for $t_{OZL}$ , to GND for $t_{OZH}$ ). For $t_{OZL}$ and $t_{OZH}$ maximum, $C_L = 25$ pF and $RL = 100\Omega$ (to $V_{CC}$ for $t_{OZL}$ , to GND for t<sub>OZH</sub>. 24. t<sub>OZL</sub> maximum is measured at 0.5V. t<sub>OZH</sub> maximum is measured at 2.4V. 25. UI = Unit Interval. Examples: 1 UI is a full period. 0.1UI is 10% of period. 26. f<sub>NOM</sub> must be within the frequency range defined by the same FS state. - 27. These figures are for illustrations only. The actual ATE loads may vary. ### **AC Timing Diagrams**<sup>[13]</sup> ### **Ordering Information** | Propagation<br>Delay (ps) | Max. Speed<br>(MHz) | Ordering Code | Package Name | Package Type | Operating Range | |---------------------------|---------------------|---------------|--------------|------------------------------|-----------------| | 500 | 100 | CY7B993V-5AC | A100 | 100-Lead Thin Quad Flat Pack | Commercial | | 500 | 100 | CY7B993V-5AI | A100 | 100-Lead Thin Quad Flat Pack | Industrial | | 500 | 185 | CY7B994V-5AC | A100 | 100-Lead Thin Quad Flat Pack | Commercial | | 500 | 185 | CY7B994V-5AI | A100 | 100-Lead Thin Quad Flat Pack | Industrial | | 700 | 100 | CY7B993V-7AC | A100 | 100-Lead Thin Quad Flat Pack | Commercial | | 700 | 185 | CY7B994V-7AC | A100 | 100-Lead Thin Quad Flat Pack | Commercial | Document #: 38-00747-C ### Package Diagram ### 100-Pin Thin Plastic Quad Flat Pack (TQFP) A100