



DS1, 2003-07-02

### **QuadFALC®**

# **Quad E1/T1/J1 Framer and Line Interface Component** for Long- and Short-Haul Applications

**PEF 22554 HT/E, Version 2.1** 

#### **Abstract**

This document is an Addendum to the PEF 22554 HT/E, QuadFALC<sup>®</sup>, Version 2.1 Data Sheet DS1, release date 2002-09. It describes data that has to be changed or added.

### 1 Referenced Standards

#### Page 5, Related Documentation

In addition to the standards listed in the Data Sheet, the device complies also with:

- ITU-T G.705
- ITU-T G.733
- ITU-JT G.733

| Revision History: Previous Version: | -/- |
|-------------------------------------|-----|
| Major Changes:                      | -/- |



Logic Symbol for BGA Package

# 2 Logic Symbol for BGA Package

#### Page 23, Chapter 1.2, Logic Symbol

Due to the slight difference (number of power supply and ground connections) between the TQFP package and the BGA package, a separate drawing is provided for the BGA.



Figure 1 Logic Symbol (TQFP Package)

Addendum 2 DS1, 2003-07-02



### Logic Symbol for BGA Package



Figure 1A Logic Symbol (BGA Package)



**JTAG Ball Names** 

# 3 JTAG Ball Names

# Page 52, Chapter 2.2, Pin Definitions and Functions

The BGA ball numbers are missing for the JTAG pins. They are as shown below.

| Table 5 | Pin Definitions    | - Miscellaneous |
|---------|--------------------|-----------------|
| Iable 3 | LIII DEIIIIIIIOIIS | - MISCEIIANEUUS |

| Pin No. | Ball No.   | Symbol     | Input<br>Output<br>Supply | Function                                                                                                                                                                                                                               |
|---------|------------|------------|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Boundar | y Scan/Joi | nt Test Ac | cess Grou                 | p (JTAG)                                                                                                                                                                                                                               |
| 131     | B6         | TRS        | I + PU                    | Test Reset for Boundary Scan (active low). If not connected, an internal pullup transistor ensures high input level. If the JTAG boundary scan is not used, this pin must be connected to $\overline{\text{RES}}$ or $V_{\text{SS}}$ . |
| 112     | D11        | TDI        | I + PU                    | Test Data Input for Boundary Scan If not connected an internal pullup transistor ensures high input level.                                                                                                                             |
| 141     | D5         | TMS        | I + PU                    | Test Mode Select for Boundary Scan If not connected an internal pullup transistor ensures high input level.                                                                                                                            |
| 140     | C4         | TCK        | I + PU                    | Test Clock for Boundary Scan If not connected an internal pullup transistor ensures high input level.                                                                                                                                  |
| 113     | C11        | TDO        | 0                         | Test Data Output for Boundary Scan                                                                                                                                                                                                     |

Addendum 4 DS1, 2003-07-02



**Boundary Scan** 

# 4 Boundary Scan

#### 4.1 JTAG Instructions

### Page 63, Chapter 3.4.2, Boundary Scan Interface

The TAP controller instruction codes 01010101<sub>B</sub> and 01010100<sub>B</sub> have been added. Both are reserved for device tests and shall not be used.

#### 4.2 JTAG ID

#### Page 427, Chapter 11.4.2, JTAG Boundary Scan Interface

The correct Boundary Scan IDCODE field is: 0001 0000 0000 1000 1110 0000 1000 0011 (Version =  $1_{H_1}$  Part Number =  $008E_H$ )

# 5 RCLK Clock Multiplexing

#### Page 65/124, Chapter 4.1/5.1, Receive Path in E1 or T1/J1 Mode

Some details have been added to the figure showing the clock multiplexing options for RCLK.



Figure 17/46 Receive Clock Selection (E1/T1/J1)

Addendum 5 DS1, 2003-07-02



**Bipolar Violation Detection** 

# 6 Bipolar Violation Detection

#### Page 68, Chapter 4.1.6, Receive Line Coding in E1 Mode

The HDB3 line code or the AMI coding is provided for the data received from the ternary or the dual rail interface. All code violations that do not correspond to zero substitution rules are detected, resulting in an increment of the 16-bit code violation counter. If a bit error causes a code violation that leads to a valid substitution pattern, this code violation is neither detected nor counted and the substitution pattern is replaced by the corresponding zero pattern.

In case of the optical interface a selection between the NRZ code and the CMI Code (1T2B) with HDB3 or AMI postprocessing is provided. If CMI code is selected the receive route clock is recovered from the data stream. The CMI decoder does not correct any errors. In case of NRZ coding data is latched with the falling edge of signal RCLKI. The HDB3 code is used along with double violation detection or extended code violation detection (selectable by FMR0.EXZE). In AMI code all code violations are detected. The detected errors increment the code violation counter (16 bits length).

#### Page 127, Chapter 5.1.6, Receive Line Coding in T1/J1 Mode

The B8ZS line code or the AMI (ZCS, zero code suppression) coding is provided for the data received from the ternary or the dual rail interface. All code violations that do not correspond to zero substitution rules are detected, resulting in an increment of the 16-bit code violation counter. If a bit error causes a code violation that leads to a valid substitution pattern, this code violation is neither detected nor counted and the substitution pattern is replaced by the corresponding zero pattern. The detected errors increment the code violation counter (16 bits length).

Addendum 6 DS1, 2003-07-02



### **Signaling Marker Diagrams**

# 7 Signaling Marker Diagrams

#### Page 180/181, Chapter 5.5.2, Transmit System Interface

The following diagrams have been modified for clarity.



Figure 71 1.544 MHz Transmit Signaling Highway (T1/J1)

Addendum 7 DS1, 2003-07-02



### **Signaling Marker Diagrams**



Figure 72 Signaling Marker for CAS/CAS-CC Applications (T1/J1)



**Clock Mode Selection** 

#### 8 Clock Mode Selection

#### Page 194/200, Chapter 6.3 and Chapter 7.3, Device Initialization E1 and T1/J1

The following text has been added:

The clock mode must be programmed according to the selected MCLK frequency *before* any XL1/2 output is enabled (while the outputs are not yet activated by selection of the line coding). Otherwise the output pulse width might not match the pulse mask requirements.

# Page 277, Chapter 9.2 and Page 384, Chapter 10.2, Clock Mode Register programming for E1 and T1/J1

The following text has been added/corrected (for E1 and T1/J1 operation):

Attention: Write operations to GCM5 and/or GCM6 register initiate a PLL reset (see below) and must be performed before any port configuration is done. If this is not possible set LIM01.DRS (if not set) of every channel separately before writing to these registers and reset LIM01.DRS (if it was not set before) after these write operations.

#### 9 Device Initialization

#### Page 192, Table 46, Initial Values after Reset (E1)

The second row shall read:

2.048 8.192 MHz system clocking rate...

#### Page 194, Table 47, Initialization Parameters (E1)

The row "Framing additions" shall read:

RCORC1.ASY4, RCORC1.SWD

## 10 HDLC Handling

#### Page 221/321, Chapter 9.2/10.2, Register bit CMDR.RMC

Confirmation from CPU to QuadFALC that the current frame or data block has been fetched following an RPF or RME interrupt, thus the occupied space in the RFIFO can be released. While the FIFO is empty, RMC *must not* be set. If RMC is given while RFIFO is already cleared, the next incoming data block is cleared instantly, although interrupts are generated. This might lead to incorrect software behaviour.



**Port RMFB Configuration** 

## 11 Port RMFB Configuration

Page 269/375, Chapter 9.2/10.2, Register Description, PC(4:1)

The following text has been added:

RMFB is only valid, if the receive buffer is not bypassed.

## 12 Port RSIG Configuration

Page 270/376, Chapter 9.2/10.2, Register Description, PC(4:1)

The following text has been added:

RSIG is only valid, if the receive buffer is not bypassed.

# 13 Port XMFS Configuration

Page 270/376, Chapter 9.2/10.2, Register Description, PC(4:1)

The following text has been added:

The activity level of port XMFS can be selected to be active high or active low by programming PC5.CXMFS. This bit *must not* be set, if XMFS is not enabled as an input. XMFS input selection is done by programming one of the Transmit Multifunction Ports, using registers PC4(4:1).XPC(3:0).

Note: XMFS must not be used together with SYPX on different Multifunction Ports.

# 14 Port RFSP Configuration

Page 376, Chapter 10.2, Register Description, PC(4:1) in T1/J1 mode

The description of register bit PC(4:1).RPC(2:0) = 111 in T1/J1 mode shall read as:

"This marker is active low for 488 648 ns with a frequency of 8 kHz."

Addendum 10 DS1, 2003-07-02



#### **Absolute Maximum Ratings**

# 15 Absolute Maximum Ratings

#### Page 420, Chapter 11.1, Absolute Maximum Ratings

The allowed voltage range has been increased. The following values and the text below the table have changed:

| Parameter                                               | Symbol               | Limit Values                               | Unit |
|---------------------------------------------------------|----------------------|--------------------------------------------|------|
| IC supply voltage (pads, digital)                       | $V_{DD}$             | - <del>0.3</del> 0.5 to <del>3.6</del> 4.5 | V    |
| IC supply voltage (core, digital)                       | $V_{DDC}$            | - 0.3 to 2.4                               | V    |
| IC supply voltage PLL (analog)                          | $V_{DDP}$            | - <del>0.3</del> 0.5 to <del>3.6</del> 4.5 | V    |
| IC supply voltage receive (analog)                      | $V_{DDR}$            | - <del>0.3</del> 0.5 to <del>3.6</del> 4.5 | ٧    |
| IC supply voltage transmit (analog)                     | $V_{DDX}$            | - <del>0.3</del> 0.5 to <del>3.6</del> 4.5 | ٧    |
| Voltage on any pin with respect to ground <sup>1)</sup> | $V_{PAD}$            | - <del>0.3</del> 0.5 to <del>3.6</del> 4.5 | V    |
| Voltage on RL1/RL2 with respect to ground               | V <sub>RL1/RL2</sub> | - 0.8 to 4.5                               | V    |

<sup>1)</sup> except  $V_{\rm DDC}$  and  $V_{\rm BL1/BL2}$ 

Attention: Absolute Maximum Ratings are stress ratings only, and functional operation and reliability under conditions beyond those defined in the normal operating conditions is not guaranteed. Stresses above the maximum ratings are likely to cause permanent damage to the device while extended exposure to conditions outside the operating range may have an impact on component life time.

Addendum 11 DS1, 2003-07-02



**DC Characteristics** 

### 16 DC Characteristics

### Page 422/423, Chapter 11.3, DC Characteristics

The transmitter output maximum leakage value and receiver maximum input voltage have been changed.

| Parameter                                                                | Symbol           | Limit                        | Values                                                 | Unit | Notes                                      |
|--------------------------------------------------------------------------|------------------|------------------------------|--------------------------------------------------------|------|--------------------------------------------|
|                                                                          |                  | Min.                         | Max.                                                   |      |                                            |
| Transmitter leakage current                                              | $I_{TL}$         |                              | <del>15.0</del><br>30.0                                | μΑ   | $XL1/2 = V_{DDX};$<br>XPM2.XLT = 1         |
|                                                                          |                  |                              | <del>15.0</del><br>30.0                                | μΑ   | $XL1/2 = V_{SSX};$<br>XPM2.XLT = 1         |
| Receiver peak voltage of a mark (at RL1 or RL2)                          | V <sub>R12</sub> | -0.45<br>-0.75 <sup>1)</sup> | 3.8<br>4.1 <sup>1)</sup>                               | V    | RL1, RL2;<br>RZ signals only <sup>2)</sup> |
| Receiver differential peak<br>voltage of a mark<br>(between RL1 and RL2) | $V_{R}$          |                              | V <sub>DDR</sub><br>+0.3<br>4.00<br>4.63 <sup>1)</sup> | V    | RL1, RL2;<br>RZ signals only <sup>2)</sup> |

<sup>1)</sup> Limit values must only be applied during T1 pulse over-/undershoot according to ANSI T1.403-1999.

<sup>2)</sup> RZ = return to zero



**System Interface Marker Timing (Receive)** 

# 17 System Interface Marker Timing (Receive)

### Page 437, Chapter 11.4.6, AC Characteristics, System Interface

The timing figure has been modified for clarity. The timing values have been corrected.



Figure 99 System Interface Marker Timing (Receive)

Table 79 System Interface Marker Timing Parameter Values

| No.  | Parameter                                                       | Limit Values        |      |                      | Unit |
|------|-----------------------------------------------------------------|---------------------|------|----------------------|------|
|      |                                                                 | Min.                | Тур. | Max.                 |      |
| SCLK | R Input Mode                                                    | 1                   | •    | 1                    | •    |
| 1    | RDO delay                                                       | 0                   |      | 35                   | ns   |
| 2    | RSIGM, RMFB, DLR, RFM <sup>1)</sup> , FREEZE, RSIG marker delay | 0                   |      | 45                   | ns   |
| SCLK | R Output Mode                                                   | 1                   | •    | 1                    | •    |
| 1A   | RDO delay                                                       | <del>-55</del><br>0 | 9    | <del>-20</del><br>20 | ns   |
| 2A   | RSIGM, RMFB, DLR, RFM <sup>1)</sup> , FREEZE, RSIG marker delay | <del>-55</del><br>0 | 9    | <del>-20</del><br>20 | ns   |

SCLKR can be input or output.

Addendum 13 DS1, 2003-07-02

<sup>1)</sup> Timing for RMF is valid only for active high polarity selection.

**SYPR/SYPX Timing** 

# 18 SYPR/SYPX Timing

### Page 438/439, Chapter 11.4.6, AC Characteristics, System Interface

The output timing has been corrected as shown in the table below.



Figure 100 SYPR/SYPX Marker Timing

 Table 80
 SYPR/SYPX Timing Parameter Values

| No.  | Parameter                      | Li                 | Unit |      |    |
|------|--------------------------------|--------------------|------|------|----|
|      |                                | Min.               | Тур. | Max. |    |
| SCLK | R Input Mode                   |                    | •    | •    | •  |
| 1    | SCLKR period (t <sub>1</sub> ) | 61                 |      | 648  | ns |
| 2    | SYPR/SYPX inactive setup time  | 1 x t <sub>1</sub> |      |      | ns |
| 3    | SYPR/SYPX setup time           | 5                  |      |      | ns |
| 4    | SYPR/SYPX hold time            | 15                 |      |      | ns |
| 5    | XMFS inactive setup time       | 1 x t <sub>1</sub> |      |      | ns |
| 6    | XMFS setup time                | 5                  |      |      | ns |
| 7    | XMFS hold time                 | 15                 |      |      | ns |
| SCLK | R Output Mode                  |                    |      | ·    |    |
| 1A   | SCLKR period (t <sub>1</sub> ) | 61                 |      | 648  | ns |
| 2A   | SYPR/SYPX inactive setup time  | 1 x t <sub>1</sub> |      |      | ns |

Addendum 14 DS1, 2003-07-02



### **SYPR/SYPX Timing**

# Table 80 SYPR/SYPX Timing Parameter Values (cont'd)

| No.  | Parameter                | Limit Values       |      |      | Unit     |
|------|--------------------------|--------------------|------|------|----------|
|      |                          | Min.               | Тур. | Max. |          |
| SCLK | R Output Mode            |                    |      |      | <u> </u> |
| 3A   | SYPR/SYPX setup time     | <del>10</del><br>0 |      |      | ns       |
| 4A   | SYPR/SYPX hold time      | <del>0</del><br>10 |      |      | ns       |
| 5A   | XMFS inactive setup time | 1 x t <sub>1</sub> |      |      | ns       |
| 6A   | XMFS setup time          | <del>10</del><br>0 |      |      | ns       |
| 7A   | XMFS hold time           | <del>0</del><br>10 |      |      | ns       |



### **Marker Output Timing Parameters**

# 19 Marker Output Timing Parameters

### Page 440, Chapter 11.4.6, AC Characteristics, System Interface

The output timing has been corrected as shown in the table below.



Figure 101 System Interface Marker Timing

 Table 81
 System Interface Marker Timing Parameter Values

| No.  | Parameter              | L        | Limit Values |                      |    |
|------|------------------------|----------|--------------|----------------------|----|
|      |                        | Min.     | Тур.         | Max.                 |    |
| SCLK | R Input Mode           | <u> </u> | •            | •                    | 1  |
| 1    | XMFB, DLX, XSIGM delay |          |              | 100                  | ns |
| SCLK | R Output Mode          |          | •            | •                    | 1  |
| 1A   | XMFB, DLX, XSIGM delay | 0        | 9            | <del>-20</del><br>20 | ns |

Addendum 16 DS1, 2003-07-02



### **XDI/XSIG Timing Parameters**

# 20 XDI/XSIG Timing Parameters

### Page 441, Chapter 11.4.6, AC Characteristics, System Interface

The timing has been corrected as shown in the table below.



Figure 101 XDI/XSIG Marker Timing

Table 81 XDI/XSIG Timing Parameter Values

| No.  | Parameter       | Limit Values        |          |      | Unit |
|------|-----------------|---------------------|----------|------|------|
|      |                 | Min.                | Тур.     | Max. |      |
| SCLK | (R Input Mode   |                     | <b>'</b> |      |      |
| 1    | XDI setup time  | 5                   |          |      | ns   |
| 2    | XDI hold time   | 15                  |          |      | ns   |
| 3    | XSIG setup time | 5                   |          |      | ns   |
| 4    | XSIG hold time  | 15                  |          |      | ns   |
| SCLK | R Output Mode   | ·                   |          | •    | •    |
| 1A   | XDI setup time  | 10<br>0             |          |      | ns   |
| 2A   | XDI hold time   | <del>20</del><br>10 |          |      | ns   |

Addendum 17 DS1, 2003-07-02



### **SYNC Input Timing Parameters**

Table 81 XDI/XSIG Timing Parameter Values (cont'd)

| No. | Parameter       | L                   | Limit Values |      |    |  |
|-----|-----------------|---------------------|--------------|------|----|--|
|     |                 | Min.                | Тур.         | Max. | 1  |  |
| 3A  | XSIG setup time | <del>10</del><br>0  |              |      | ns |  |
| 4A  | XSIG hold time  | <del>20</del><br>10 |              |      | ns |  |

# 21 SYNC Input Timing Parameters

#### Page 446, Chapter 11.4.6, AC Characteristics, System Interface

The input timing has been relaxed as shown in the table below.



Figure 107 SYNC Timing

Table 87 SYNC Timing Parameter Values

| No. | Parameter      | L                    | Limit Values |      |         |  |
|-----|----------------|----------------------|--------------|------|---------|--|
|     |                | Min.                 | Тур.         | Max. |         |  |
| 1   | SYNC high time | <del>30</del><br>122 |              |      | %<br>ns |  |
| 2   | SYNC low time  | <del>30</del><br>122 |              |      | %<br>ns |  |

# 22 Typographical Errata

Page 57, Table 7: "BHE" should read "BHE"

Page 57, Table 8: "BLE" should read "BLE"

Page 256/361, FLLB = 1:

The line loopback code is transmitted in unframed mode. LLB code does not overwrite the FS/DL-bits.

Copyright © Each Manufacturing Company.

All Datasheets cannot be modified without permission.

This datasheet has been download from:

www.AllDataSheet.com

100% Free DataSheet Search Site.

Free Download.

No Register.

Fast Search System.

www.AllDataSheet.com