

# **Chrontel CH7301C DVI Transmitter Device**

## Features

- DVI Transmitter up to 165M pixels/second
- DVI low jitter PLL
- DVI hot plug detection
- Supporting graphics resolutions up to1600 x 1200 pixels
- Providing RGB output
- DAC connection detection
- Programmable power management
- Fully programmable through serial port
- Complete Windows and DOS driver support
- Low voltage interface support to graphics device
- Three 10-bit video DAC outputs
- Offered in a 64-pin LQFP package

# **General Description**

The CH7301C is a display controller device which accepts a digital graphics input signal, and encodes and transmits data through a DVI or DFP (Digital flat panel). The device accepts data over one 12-bit wide variable voltage data port which supports different data formats including RGB and YCrCb.

The DVI processor includes a low jitter PLL for generation of the high frequency serialized clock, and all circuitry required to encode, serialize and transmit data. The CH7301C comes in versions able to drive a DFP display at a pixel rate of up to 165MHz, supporting UXGA resolution displays. No scaling of input data is performed on the data output to the DVI device. See Figure 1 for the functional block diagram of the CH7301C.

Color space conversion from YCrCb to RGB is supported in both DVI and VGA bypass modes.



Figure 1. Functional Block Diagram

## **1. PIN DESCRIPTIONS**

## 1.1 Package Diagram



Figure 2. 64-Pin LQFP

## 1.2 Pin Description

# Table 1. Pin Description

| data enable signal which is high when active<br>the device, and low all other times. The levels<br>the VREF signal is used as the threshold level.<br>the DVI.                                            |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Input                                                                                                                                                                                                     |
| s a reference voltage of DVDDV / 2. The signal y through a resistor divider and decoupling e used as a reference level for data, sync, data uts.                                                          |
| nput / Output                                                                                                                                                                                             |
| ends out horizontal sync input from / output to er.                                                                                                                                                       |
| ut / Output                                                                                                                                                                                               |
| sends vertical sync input from / output to the                                                                                                                                                            |
| Input - Output[1] /                                                                                                                                                                                       |
| <b>It</b> (Open drain or internal weak pull-up)                                                                                                                                                           |
| eneral purpose I/O controlled via the serial port<br>ll-up will be to the DVDD supply.                                                                                                                    |
| in is configured as an input, this pin can be used<br>tect signal (pulls low when a termination change<br>n the HPDET input). This is an open drain<br>s released through serial port control.            |
| Input - Output[0]                                                                                                                                                                                         |
| al weak pull-up)                                                                                                                                                                                          |
| eneral purpose I/O controlled via the serial port.                                                                                                                                                        |
| nternal pull-down)                                                                                                                                                                                        |
| mines whether the DVI is connected to a DVI<br>minated, the monitor is required to apply a<br>2.4 volts. Changes on the status of this pin will<br>e graphics controller via the HPINT or<br>pulling low. |
| ternal pull-up)                                                                                                                                                                                           |
| es the serial port address of the device                                                                                                                                                                  |
| ernal pull-up)                                                                                                                                                                                            |
| ow, the device is held in the power-on reset<br>is pin is high, reset is controlled through the                                                                                                           |
| nput / Output                                                                                                                                                                                             |
| s the serial data pin of the serial port interface,<br>V supply.                                                                                                                                          |
|                                                                                                                                                                                                           |

## Table 1. Pin Description

| 64-Pin      | # Pins | Туре | Symbol | Description                                                                                                                                      |
|-------------|--------|------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| LQFP        |        |      |        |                                                                                                                                                  |
| 15          | 1      | In   | SPC    | Serial Port Clock Input                                                                                                                          |
|             |        |      |        | This pin functions as the clock pin of the serial port interface, and uses the DVDDV supply.                                                     |
| 19          | 1      | In   | VSWING | DVI Swing Control                                                                                                                                |
|             |        |      |        | This pin sets the swing level of the DVI outputs. A 2.4K ohm resistor should be connected between this pin and TGND using short and wide traces. |
| 22, 21      | 2      | Out  | TDC0,  | DVI Data Channel 0 Outputs                                                                                                                       |
|             |        |      | TDC0*  | These pins provide the DVI differential outputs for data channel 0 (blue).                                                                       |
| 25, 24      | 2      | Out  | TDC1,  | DVI Data Channel 1 Outputs                                                                                                                       |
|             |        |      | TDC1*  | These pins provide the DVI differential outputs for data channel 1 (green).                                                                      |
| 28, 27      | 2      | Out  | TDC2,  | DVI Data Channel 2 Outputs                                                                                                                       |
|             |        |      | TDC2*  | These pins provide the DVI differential outputs for data channel 2 (red).                                                                        |
| 30, 31      | 2      | Out  | TLC,   | DVI Clock Outputs                                                                                                                                |
|             |        |      | TLC*   | These pins provide the differential clock output for the DVI interface corresponding to data on the TDC[0:2] outputs.                            |
| 35          | 1      | In   | ISET   | Current Set Resistor Input                                                                                                                       |
|             |        |      |        | This pin sets the DAC current. A 140 ohm resistor should be connected between this pin and GND (DAC ground) using short and wide traces.         |
| 36          | 1      | In   | TEST   | TEST Input                                                                                                                                       |
|             |        |      |        | This pin is used for factory test and should be tied to GND or left N/C.                                                                         |
| 37          | 1      | Out  | G      | Green Output                                                                                                                                     |
|             |        |      |        | This pin will output the Green component of RGB when RGB bypass mode is used.                                                                    |
| 38          | 1      | Out  | R      | Red Output                                                                                                                                       |
|             |        |      |        | This pin will output the Red component of RGB when RGB                                                                                           |
|             |        |      |        | bypass mode is used.                                                                                                                             |
| 39          | 1      | Out  | В      | Blue Output                                                                                                                                      |
|             |        |      |        | This pin will output the Blue component of RGB when RGB                                                                                          |
|             |        |      |        | bypass mode is used.                                                                                                                             |
| 16, 41, 42, | 6      |      | NC     | No Connect                                                                                                                                       |
| 43, 44, 46  |        |      |        |                                                                                                                                                  |
| 47          | 1      | Out  | VSYNC  | Vertical Sync Output                                                                                                                             |
|             |        |      |        | A buffered version of VGA vertical sync can be acquired from this pin. (Refer to Register 21h, DC register)                                      |

## Table 1. Pin Description

| 64-Pin     | # Pins | Туре  | Symbol       | Description                                                                                                                                                                                                                                                                                                                               |
|------------|--------|-------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LQFP       |        |       |              |                                                                                                                                                                                                                                                                                                                                           |
| 48         | 1      | Out   | HSYNC        | Horizontal Sync Output                                                                                                                                                                                                                                                                                                                    |
|            |        |       |              | A buffered version of VGA horizontal sync can be acquired from this pin. (Refer to Register 21h, DC register)                                                                                                                                                                                                                             |
| 50 - 55,   | 12     | In    | D[11] - D[0] | Data[11] through Data[0] Inputs                                                                                                                                                                                                                                                                                                           |
| 58 - 63    |        |       |              | These pins accept the 12 data inputs from a digital video port of a graphics controller. The levels are 0 to DVDDV, and the VREF signal is used as the threshold level.                                                                                                                                                                   |
| 57, 56     | 2      | In    | XCLK,        | External Clock Inputs                                                                                                                                                                                                                                                                                                                     |
|            |        |       | XCLK*        | These inputs form a differential clock signal input to the CH7301C for use with the H, V, DE and D[11:0] data. If differential clocks are not available, the XCLK* input should be connected to VREF. The output clocks from this pad cell are able to have their polarities reversed under the control of the MCP bit (in register 1Ch). |
| 1, 12, 49  | 3      | Power | DVDD         | Digital Supply Voltage (3.3V)                                                                                                                                                                                                                                                                                                             |
| 6, 11, 64  | 3      | Power | DGND         | Digital Ground                                                                                                                                                                                                                                                                                                                            |
| 45         | 1      | Power | DVDDV        | I/O Supply Voltage (1.1V to 3.3V)                                                                                                                                                                                                                                                                                                         |
| 23, 29     | 2      | Power | TVDD         | DVI Transmitter Supply Voltage (3.3V)                                                                                                                                                                                                                                                                                                     |
| 20, 26, 32 | 3      | Power | TGND         | DVI Transmitter Ground                                                                                                                                                                                                                                                                                                                    |
| 18         | 1      | Power | AVDD         | PLL Supply Voltage (3.3V)                                                                                                                                                                                                                                                                                                                 |
| 17         | 3      | Power | AGND         | PLL Ground                                                                                                                                                                                                                                                                                                                                |
| 33         | 1      | Power | VDD          | DAC Supply Voltage (3.3V)                                                                                                                                                                                                                                                                                                                 |
| 34, 40     | 2      | Power | GND          | DAC Ground                                                                                                                                                                                                                                                                                                                                |

## 2. MODES OF OPERATION

The CH7301C is capable of being operated as a single DVI output link. Descriptions of the single DVI output link operating mode, with a block diagram of the data flow within the device is shown on **Figure 1**.

## 2.1 RGB Bypass

In RGB Bypass mode, data, sync and clock signals are input to the CH7301C from a graphics device, and bypassed directly to the D/A converters to implment a second CRT DAC function. External sync signals must be supplied from the graphics device. These sync signals are buffered internally, and can be output to drive the CRT. The input data format can be either YCrCb or RGB in this operating mode (See description for register 56h, bit[0). Input data is 2X multiplexed, and the XCLK clock signal can be 1X or 2X times the pixel rate. The CH7301C can support a pixel rate of 165MHz. This operating mode uses all 10 bits of the DAC's 10-bit range, and provides a nominal signal swing of 0.661V (or 0.7V depending on DAC Gain setting in control registers) when driving a 75 $\Omega$  doubly terminated load. No scaling, scan conversion or flicker filtering is applied in RGB bypass.

## 2.2 DVI Output

In DVI Output mode, multiplexed input data, sync and clock signals are input to the CH7301C from the graphics controller's digital output port. Data will be 2X multiplexed, and the clock inputs can be 1X or 2X times the pixel rate. Some examples of modes supported are shown in the table below, and a block diagram of the CH7301C is shown on the following page. For the table below, clock frequencies for given modes were taken from VESA DISPLAY MONITOR TIMING SPECIFICATIONS if they were detailed there, not VESA TIMING DEFINITION FOR FLAT PANEL MONITORS. The device is not dependent upon this set of timing specifications. Any values of pixels/line, lines/frame and clock rate are acceptable, as long as the pixel rate remains below 165MHz. For correct DVI operation, the input data format must be selected to be one of the RGB input formats.

| Graphics               | Active | Pixel     | Refresh   | XCLK      | DVI       |
|------------------------|--------|-----------|-----------|-----------|-----------|
| Resolution             | Aspect | Aspect    | Rate (Hz) | Frequency | Frequency |
|                        | Ratio  | Ratio     |           | (MHz)     | (Mbits)   |
| 720x400                | 4:3    | 1.35:1.00 | <85       | <35.5     | <355      |
| 640x400                | 8:5    | 1:1       | <85       | <31.5     | <315      |
| 640x480                | 4:3    | 1:1       | <85       | <36       | <360      |
| 720x480                | 4:3    | 9:8       | 59.94     | 27        | 270       |
| 720x576                | 4:3    | 15:12     | 50        | 27        | 270       |
| 800x600                | 4:3    | 1:1       | <85       | <57       | <570      |
| 1024x768               | 4:3    | 1:1       | <85       | <95       | <950      |
| 1280x720               | 16:9   | 1:1       | <85       | <110      | <1100     |
| 1280x768               | 15:9   | 1:1       | <85       | <119      | <1190     |
| 1280x1024              | 4:3    | 1:1       | <85       | <158      | <1580     |
| 1366x768               | 16:9   | 1:1       | <85       | <140      | <1400     |
| 1360x1024              | 4:3    | 1:1       | <75       | <145      | <1450     |
| 1400x1050              | 4:3    | 1:1       | <75       | <156      | <1560     |
| 1600x1200              | 4:3    | 1:1       | <60       | <165      | <1650     |
| 1920x1080 <sup>1</sup> | 16:9   | 1:1       | <60       | <165      | <1650     |

#### Table 2. DVI Outputs

<sup>1</sup>This mode is implemented with reduced blanking.

## **3. INPUT INTERFACE**

Two distinct methods of transferring data to the CH7301C are described. They are:

- Multiplexed data, clock input at 1X pixel rate
- Multiplexed data, clock input at 2X pixel rate

For the multiplexed data, clock at 1X pixel rate, the data applied to the CH7301C is latched with both edges of the clock (also referred to as dual-edge transfer mode or DDR). For the multiplexed data, clock at 2X pixel rate, the data applied to the CH7301C is latched with one edge of the clock (also known as single edge transfer mode or SDR). The polarity of the pixel clock can be reversed under serial port control. In single edge transfer modes, the clock edge used to latch data is programmable. In dual edge transfer modes, the clock edge used to latch the first half of each pixel is programmable.

#### 3.1 Interface Voltage Levels

The graphics controller interface can operate at a variable voltage level controlled by the voltage on the **DVDDV** pin. This should be set to the maximum voltage of the interface (typically 3.3V or adjustable between 1.1 and 1.8V). The VREF pin is the voltage reference for the data, date enable, clock and sync inputs and must be tied to DVDDV/2. This is typically done using a resistor divider.

## 3.2 Input Clock and Data Timing Diagram

The figure below shows the timing diagram for input data and clocks. The first XCLK/XCLK\* waveform represents the input clock for the multiplexed data, clock at 2X pixel rate method. The second XCLK/XCLK\* waveform represents the input clock for the multiplexed data, clock at 1X pixel rate method.



#### Figure 3. Interface Timing

#### **Table 3. Interface Timing**

| Symbol          | Parameter                                       | Min            | Typical | Max            | Unit |
|-----------------|-------------------------------------------------|----------------|---------|----------------|------|
| V <sub>OH</sub> | Output high level of interface signals          | DVDDV -<br>0.2 |         | DVDDV +<br>0.2 | V    |
| V <sub>OL</sub> | Output Low level of interface signals           | -0.2           |         | 0.2            | V    |
| t1 <sup>1</sup> | D[11:0] & DE to XCLK = XCLK* Delay (setup time) | 0.5            |         |                | ns   |
| t2 <sup>1</sup> | XCLK = XCLK* to D[11:0] & DE Delay (hold time)  | 0.5            |         |                | ns   |
| DVDDV           | Digital I/O Supply Voltage                      | 1.1 – 5%       |         | 3.3 + 5%       | V    |

<sup>1</sup> D[11:0], H, V DE times measured when input equals Vref+100mV on rising edges, Vref-100mV on falling edges.

## 3.3 Input Clock and Data Formats

The 12 data inputs support 5 different multiplexed data formats, each of which can be used with a 1X clock latching data on both clock edges, or a 2X clock latching data with a single edge. The data received by the CH7301C can be used to drive the DVI output, the VGA to TV encoder, or directly drive the DAC's. The multiplexed input data formats are (IDF[2:0]):

| n  |
|----|
| )] |

- 0 12-bit multiplexed RGB input (24-bit color), (multiplex scheme 1)
- 1 12-bit multiplexed RGB2 input (24-bit color), (multiplex scheme 2)
- 2 8-bit multiplexed RGB input (16-bit color, 565)
- 3 8-bit multiplexed RGB input (15-bit color, 555)
- 4 8-bit multiplexed YCrCb input (24-bit color), (Y, Cr and Cb are multiplexed)

For multiplexed input data formats, either both transitions of the XCLK/XCLK\* clock pair, or each rising or falling edge of the clock pair (depending upon MCP bit, rising refers to a rising edge on the XCLK signal, a falling edge on the XCLK\* signal) will latch data from the graphics chip. The multiplexed input data formats are shown in the figures below. The Pixel Data bus represents a 12-bit or 8-bit multiplexed data stream, which contains either RGB or YCrCb formatted data. The input data rate is 2X the pixel rate, and each pair of Pn values (eg; P0a and P0b) will contain a complete pixel encoded as shown in the tables 4 ~ 7 below. It is assumed that the first clock cycle following the leading edge of the incoming horizontal sync signal contains the first word (Pxa) of a pixel, if an active pixel was present immediately following the horizontal sync. This does not mean that active data should immediately follow the horizontal sync, however. When the input is a YCrCb data stream the color-difference data will be transmitted at half the data rate of the luminance data, with the sequence being set as Cb, Y, Cr, Y, where Cb0,Y0,Cr0 refers to co-sited luminance and color-difference samples and the following Y1 byte refers to the next luminance sample, per CCIR-656 standards (the clock frequency is dependent upon the current mode, and is not 27MHz as specified in CCIR-656). All non-active pixels should be 0 in RGB formats, and 16 for Y and 128 for CrCb in YCrCb formats.

#### 3.3.1 Data De-skew Feature

The de-skew feature allows adjustment of the input setup and hold time. The input data D[11:0] can be latched slightly before or after the latching edge of XCLK depending on the amount of the de-skew. Note that the XCLK is not changed, only the time at which the data is latch relative to XCLK. The de-skew is controlled using the XCMD[3:0] bits located in register 1Dh. The delay  $t_{CD}$  between clock and data is given by the following formula:

 $t_{CD} = - \text{XCMD}[3:0] * t_{\text{STEP}} \text{ for } 0 \le \text{XCMD}[3:0] \le 7$  $t_{CD} = (\text{XCMD}[3:0] - 8) * t_{\text{STEP}} \text{ for } 8 \le \text{XCMD}[3:0] \le 15$ 

where XCMD is a number between 0 and 15 represented as a binary code  $t_{\text{STEP}}$  is the adjustment increment (See **Table 17**)

The delay is also tabulated in Table 9.



Figure 4. Multiplexed Input Data Formats (IDF = 0, 1)

# CHRONTEL

| HS                       |                                             |                                         |                        |
|--------------------------|---------------------------------------------|-----------------------------------------|------------------------|
| XCLK<br>(2X)             |                                             |                                         |                        |
| XCLK<br>(1X)             |                                             |                                         |                        |
| D[11:0]                  | // P0a / P                                  | POb Pla Plb P2a F                       | 22b                    |
|                          | The following data is latched for $IDF = 2$ |                                         |                        |
| P[23:19]<br>(Red Data)   |                                             | P0b[11:7] P1b[11:7]                     | P2b[11:7]              |
| P[15:10]<br>(Green Data) | X X                                         | P0b[6:4], P0a[11:9] P1b[6:4], P1a[11:9] | P2b[6:4],<br>P2a[11:9] |
| P[7:3]<br>(Blue Data)    |                                             | P0a[8:4] P1a[8:4]                       | P2a[8:4]               |
|                          | The following data is latched for IDF = 3   |                                         |                        |
| P[23:19]<br>(Red Data)   |                                             | P0b[10:6] P1b[10:6]                     | P2b[10:6]              |
| P[15:11]<br>(Green Data) |                                             | P0b[5:4], P0a[11:9]                     | P2b[5:4],<br>P2a[11:9] |
| P[7:3]<br>(Blue Data)    |                                             | P0a[8:4] P1a[8:4]                       | P2a[8:4]               |
|                          | The following data is latched for $IDF = 4$ |                                         |                        |
| CRA<br>(internal signal) |                                             |                                         |                        |
| P[23:16]<br>(Y Data)     | XX                                          | P0b[7:0] P1b[7:0]                       | P2b[7:0]               |
| P[15:8]<br>(CrCb Data)   | X X                                         | P0a[7:0] P1a[7:0]                       | P2a[7:0]               |
| P[7:0] (ignored)         |                                             | GND GND                                 | GND                    |



|                   | 1     |       |       | •               |       |       |           |                 |       |
|-------------------|-------|-------|-------|-----------------|-------|-------|-----------|-----------------|-------|
| IDF =<br>Format = |       |       |       | 0<br>3B (12-12) |       |       | 12-bit RC | 1<br>8B (12-12) |       |
| Pixel #           |       | P0a   | P0b   | P1a             | P1b   | P0a   | P0b       | P1a             | P1b   |
| Bus Data          | D[11] | G0[3] | R0[7] | G1[3]           | R1[7] | G0[4] | R0[7]     | G1[4]           | R1[7] |
|                   | D[10] | G0[2] | R0[6] | G1[2]           | R1[6] | G0[3] | R0[6]     | G1[3]           | R1[6] |
|                   | D[9]  | G0[1] | R0[5] | G1[1]           | R1[5] | G0[2] | R0[5]     | G1[2]           | R1[5] |
|                   | D[8]  | G0[0] | R0[4] | G1[0]           | R1[4] | B0[7] | R0[4]     | B1[7]           | R1[4] |
|                   | D[7]  | B0[7] | R0[3] | B1[7]           | R1[3] | B0[6] | R0[3]     | B1[6]           | R1[3] |
|                   | D[6]  | B0[6] | R0[2] | B1[6]           | R1[2] | B0[5] | G0[7]     | B1[5]           | G1[7] |
|                   | D[5]  | B0[5] | R0[1] | B1[5]           | R1[1] | B0[4] | G0[6]     | B1[4]           | G1[6] |
|                   | D[4]  | B0[4] | R0[0] | B1[4]           | R1[0] | B0[3] | G0[5]     | B1[3]           | G1[5] |
|                   | D[3]  | B0[3] | G0[7] | B1[3]           | G1[7] | G0[0] | R0[2]     | G1[0]           | R1[2] |
|                   | D[2]  | B0[2] | G0[6] | B1[2]           | G1[6] | B0[2] | R0[1]     | B1[2]           | R1[1] |
|                   | D[1]  | B0[1] | G0[5] | B1[1]           | G1[5] | B0[1] | R0[0]     | B1[1]           | R1[0] |
|                   | D[0]  | B0[0] | G0[4] | B1[0]           | G1[4] | B0[0] | G0[1]     | B1[0]           | G1[1] |

#### Table 4. Multiplexed Input Data Formats (IDF = 0, 1)

 Table 5. Multiplexed Input Data Formats (IDF = 2, 3)

| IDF =    |       |       |       | 2       |       |       |       | 3       |       |
|----------|-------|-------|-------|---------|-------|-------|-------|---------|-------|
| Format = |       |       | RGE   | 3 5-6-5 |       |       | RG    | B 5-5-5 |       |
| Pixel #  |       | P0a   | P0b   | P1a     | P1b   | P0a   | P0b   | P1a     | P1b   |
| Bus Data | D[11] | G0[4] | R0[7] | G1[4]   | R1[7] | G0[5] | Х     | G1[5]   | Х     |
|          | D[10] | G0[3] | R0[6] | G1[3]   | R1[6] | G0[4] | R0[7] | G1[4]   | R1[7] |
|          | D[9]  | G0[2] | R0[5] | G1[2]   | R1[5] | G0[3] | R0[6] | G1[3]   | R1[6] |
|          | D[8]  | B0[7] | R0[4] | B1[7]   | R1[4] | B0[7] | R0[5] | B1[7]   | R1[5] |
|          | D[7]  | B0[6] | R0[3] | B1[6]   | R1[3] | B0[6] | R0[4] | B1[6]   | R1[4] |
|          | D[6]  | B0[5] | G0[7] | B1[5]   | G1[7] | B0[5] | R0[3] | B1[5]   | R1[3] |
|          | D[5]  | B0[4] | G0[6] | B1[4]   | G1[6] | B0[4] | G0[7] | B1[4]   | G1[7] |
|          | D[4]  | B0[3] | G0[5] | B1[3]   | G1[5] | B0[3] | G0[6] | B1[3]   | G1[6] |

Table 6. Multiplexed Input Data Formats (IDF = 4)

| IDF =<br>Format = |      |        | 4<br>YCrCb 8-bit |        |       |        |       |        |       |  |  |
|-------------------|------|--------|------------------|--------|-------|--------|-------|--------|-------|--|--|
| Pixel #           |      | P0a    | P0b              | P1a    | P1b   | P2a    | P2b   | P3a    | P3b   |  |  |
| Bus Data          | D[7] | Cb0[7] | Y0[7]            | Cr0[7] | Y1[7] | Cb2[7] | Y2[7] | Cr2[7] | Y3[7] |  |  |
|                   | D[6] | Cb0[6] | Y0[6]            | Cr0[6] | Y1[6] | Cb2[6] | Y2[6] | Cr2[6] | Y3[6] |  |  |
|                   | D[5] | Cb0[5] | Y0[5]            | Cr0[5] | Y1[5] | Cb2[5] | Y2[5] | Cr2[5] | Y3[5] |  |  |
|                   | D[4] | Cb0[4] | Y0[4]            | Cr0[4] | Y1[4] | Cb2[4] | Y2[4] | Cr2[4] | Y3[4] |  |  |
|                   | D[3] | Cb0[3] | Y0[3]            | Cr0[3] | Y1[3] | Cb2[3] | Y2[3] | Cr2[3] | Y3[3] |  |  |
|                   | D[2] | Cb0[2] | Y0[2]            | Cr0[2] | Y1[2] | Cb2[2] | Y2[2] | Cr2[2] | Y3[2] |  |  |
|                   | D[1] | Cb0[1] | Y0[1]            | Cr0[1] | Y1[1] | Cb2[1] | Y2[1] | Cr2[1] | Y3[1] |  |  |
|                   | D[0] | Cb0[0] | Y0[0]            | Cr0[0] | Y1[0] | Cb2[0] | Y2[0] | Cr2[0] | Y3[0] |  |  |

When IDF = 4 (YCrCb mode), the data inputs can also be used to transmit sync information to the device. In this mode, the embedded sync will follow the VIP2 convention, and the first byte of the 'video timing reference code' will be assumed to occur when a Cb sample would occur, if the video stream was continuous. This is shown below:

|                   | -     | -   |                  |     |              |        |       |        |       |  |  |
|-------------------|-------|-----|------------------|-----|--------------|--------|-------|--------|-------|--|--|
| IDF =<br>Format = |       |     | 4<br>YCrCb 8-bit |     |              |        |       |        |       |  |  |
| Pixel #           |       | P0a | P0b              | P1a | P1b          | P2a    | P2b   | P3a    | P3b   |  |  |
| Bus Data          | Dx[7] | FF  | 00               | 00  | S[7]         | Cb2[7] | Y2[7] | Cr2[7] | Y3[7] |  |  |
|                   | Dx[6] | FF  | 00               | 00  | <b>S</b> [6] | Cb2[6] | Y2[6] | Cr2[6] | Y3[6] |  |  |
|                   | Dx[5] | FF  | 00               | 00  | S[5]         | Cb2[5] | Y2[5] | Cr2[5] | Y3[5] |  |  |
|                   | Dx[4] | FF  | 00               | 00  | S[4]         | Cb2[4] | Y2[4] | Cr2[4] | Y3[4] |  |  |
|                   | Dx[3] | FF  | 00               | 00  | S[3]         | Cb2[3] | Y2[3] | Cr2[3] | Y3[3] |  |  |
|                   | Dx[2] | FF  | 00               | 00  | S[2]         | Cb2[2] | Y2[2] | Cr2[2] | Y3[2] |  |  |
|                   | Dx[1] | FF  | 00               | 00  | <b>S</b> [1] | Cb2[1] | Y2[1] | Cr2[1] | Y3[1] |  |  |
|                   | Dx[0] | FF  | 00               | 00  | S[0]         | Cb2[0] | Y2[0] | Cr2[0] | Y3[0] |  |  |

#### Table 7. Embedded Sync

In this mode, the S[7..0] byte contains the following data:

| S[6] | = | F | = | 1 during field 2, 0 during field 1                                    |
|------|---|---|---|-----------------------------------------------------------------------|
| S[5] | = | V | = | 1 during field blanking, 0 elsewhere                                  |
| S[4] | = | Н | = | 1 during EAV (synchronization reference at the end of active video)   |
|      |   |   |   | 0 during SAV (synchronization reference at the start of active video) |

Bits S[7] and S[3..0] are ignored.

## 4. REGISTER CONTROL

The CH7301C is controlled via a serial port. The serial port bus uses only the SPC clock to latch data into registers, and does not use any internally generated clocks so that the device can be written to in all power down modes. The device retains all register states.

## 4.1 Control Registers Map

The controls are listed below, divided into three sections: general controls, input / output controls, DVI controls. A register map and register description follows.

#### • General Controls

| ResetIB   | Software serial reset                                   |
|-----------|---------------------------------------------------------|
| ResetDB   | Software datapath reset                                 |
| PD[7:0]   | Power down controls (DVIP, DVIL, TVD, DACPD[2:0], FDP)  |
| VID[7:0]  | Version ID register                                     |
| DID[7:0]  | Device ID register                                      |
| TSTP[1:0] | Enable/select test pattern generation (color bar, ramp) |

#### • Input/Output Controls

| XCM        | XCLK 1X, 2X select                                   |
|------------|------------------------------------------------------|
| XCMD[3:0]  | Delay adjust between XCLK and D[11:0]                |
| MCP        | XCLK polarity control                                |
| IDF[2:0]   | Input data format                                    |
| GPIOL[1:0] | Read or write level for GPIO pins                    |
| GOENB[1:0] | Direction control for GPIO pins                      |
| SYNCO[1:0] | Enables/selects sync output for RGB and bypass modes |
| DACG[1:0]  | DAC gain control                                     |
| DACBP      | DAC bypass                                           |
| DES        | Decode embedded sync                                 |
| HSP        | H sync polarity control                              |
| VSP        | V sync polarity control                              |
| T_RGB      | YCrCb to RGB enable                                  |

#### • DVI Controls

| CTL[3:0]   | DVI Control Inputs                     |
|------------|----------------------------------------|
| DVID[2:0]  | DVI transmitter drive strength control |
| DVIP       | DVI Power Down Control                 |
| DVIL       | DVI Power Down Control                 |
| DVIT       | Hot Plug Detection Pin Level           |
| HPDD       | Hot Plug Detection Disable             |
| HPIE       | Hot Plug Interrupt Enable on GPIO[1]   |
| HPIR       | Hot Plug Interrupt Reset               |
| TPFBD[3:0] | DVI PLL feed back divider              |
| TPCP[1:0]  | DVI PLL charge pump trim               |
| TPFFD[1:0] | DVI PLL feed forward divider           |
| TPPSD[1:0] | DVI PLL post scale divider             |
| TPLPF[3:0] | DVI PLL low pass filter                |
| DVII       | DVI output invert                      |
| TMSYO      | DVI Sync Direction                     |
|            |                                        |

#### 4.2 Registers Read/Write

Regarding the CH7301C registers read/write operation, please see applications note AN-41 for details.

| Register | Bit 7    | Bit 6    | Bit 5    | Bit 4    | Bit 3    | Bit 2    | Bit 1    | Bit 0    |
|----------|----------|----------|----------|----------|----------|----------|----------|----------|
| 1Ch      | Reserved | Reserved | Reserved | Reserved | Reserved | MCP      | Reserved | XCM      |
| 1Dh      | Reserved | Reserved | Reserved | Reserved | XCMD3    | XCMD2    | XCMD1    | XCMD0    |
| 1Eh      | GOENB1   | GOENB0   | GPIOL1   | GPIOL0   | HPIR     | Reserved | Reserved | Reserved |
| 1Fh      | Reserved | DES      | Reserved | VSP      | HSP      | IDF2     | IDF1     | IDF0     |
| 20h      | HPIE     | Reserved | DVIT     | Reserved | DACT2    | DACT1    | DACT0    | SENSE    |
| 21h      | Reserved | Reserved | Reserved | Reserved | SYNCO0   | DACG1    | DACG0    | DACBP    |
| 23h      | Reserved | Reserved | Reserved | Reserved | Reserved | HPDD     | Reserved | Reserved |
| 31h      | TPPD3    | TPPD2    | TPPD1    | TPPD0    | CTL3     | CTL2     | CTL1     | CTL0     |
| 33h      | DVID2    | DVID1    | DVID0    | DVII     | TPPSD1   | TPPSD0   | Reserved | TPCP0    |
| 34h      | Reserved | Reserved | TPFFD1   | TPFFD0   | TPFBD3   | TPFBD2   | TPFBD1   | TPFBD0   |
| 35h      | Reserved |
| 36h      | TPLPF3   | TPLPF2   | TPLPF1   | TPLPF0   | Reserved | Reserved | Reserved | Reserved |
| 37h      | Reserved |
| 48h      | Reserved | Reserved | Reserved | ResetIB  | ResetDB  | Reserved | TSTP1    | TSTP0    |
| 49h      | DVIP     | DVIL     | Reserved | Reserved | DACPD2   | DACPD1   | DACPD0   | FPD      |
| 4Ah      | VID7     | VID6     | VID5     | VID4     | VID3     | VID2     | VID1     | VID0     |
| 4Bh      | DID7     | DID6     | DID5     | DID4     | DID3     | DID2     | DID1     | DID0     |
| 56h      | Reserved | Reserved | TMSYO    | Reserved | Reserved | Reserved | Reserved | T_RGB    |

#### Table 8. Serial Port Register Map

All register bits not defined in the register map are reserved bits, and should be left at the default value.

#### **Clock Mode Register**

Address: 1Ch

| BIT:     | 7        | 6        | 5        | 4        | 3        | 2   | 1        | 0   |
|----------|----------|----------|----------|----------|----------|-----|----------|-----|
| SYMBOL:  | Reserved | Reserved | Reserved | Reserved | Reserved | MCP | Reserved | XCM |
| TYPE:    | R/W      | R/W      | R/W      | R/W      | R/W      | R/W | R/W      | R/W |
| DEFAULT: | 0        | 0        | 0        | 0        | 0        | 0   | 0        | 0   |

Bit 0 of register CM signifies the XCLK frequency. A value of '0' is used when the XCLK is at the pixel frequency (duel edge clocking mode) and a value of '1' is used when the XCLK is twice the pixel frequency (single edge clocking mode).

Bit 2 of register CM controls the phase of the XCLK clock input to the CH7301C. A value of '1' inverts the XCLK signal at the input of the device. This control is used to select which edge of the XCLK signal to use for latching input data.

## **Input Clock Register**

Symbol: IC Address: 1Dh

| BIT:     | 7        | 6        | 5        | 4        | 3     | 2     | 1     | 0     |
|----------|----------|----------|----------|----------|-------|-------|-------|-------|
| SYMBOL:  | Reserved | Reserved | Reserved | Reserved | XCMD3 | XCMD2 | XCMD1 | XCMD0 |
| TYPE:    | R/W      | R/W      | R/W      | R/W      | R/W   | R/W   | R/W   | R/W   |
| DEFAULT: | 0        | 1        | 0        | 0        | 1     | 0     | 0     | 0     |

XCMD[3:0] (bits 3-0) of register IC control the delay applied to the XCLK signal before latching input data D[11:0] per the following table.  $t_{\text{STEP}}$  is given in **Table 17**.

| XCMD3 | XCMD2 | XCMD1 | XCMD0 | Adjust phase of Clock relative to Data     |  |  |
|-------|-------|-------|-------|--------------------------------------------|--|--|
| 0     | 0     | 0     | 0     | 0 * t <sub>STEP</sub> , XCLK ahead of Data |  |  |
| 0     | 0     | 0     | 1     | 1 * t <sub>STEP</sub> , XCLK ahead of Data |  |  |
| 0     | 0     | 1     | 0     | 2 * t <sub>STEP</sub> , XCLK ahead of Data |  |  |
| 0     | 0     | 1     | 1     | 3 * t <sub>STEP</sub> , XCLK ahead of Data |  |  |
| 0     | 1     | 0     | 0     | 4 * t <sub>STEP</sub> , XCLK ahead of Data |  |  |
| 0     | 1     | 0     | 1     | 5 * t <sub>STEP</sub> , XCLK ahead of Data |  |  |
| 0     | 1     | 1     | 0     | 6 * t <sub>STEP</sub> , XCLK ahead of Data |  |  |
| 0     | 1     | 1     | 1     | 7 * t <sub>STEP</sub> , XCLK ahead of Data |  |  |
| 1     | 0     | 0     | 0     | 0 * t <sub>STEP</sub> , XCLK behind Data   |  |  |
| 1     | 0     | 0     | 1     | 1 * t <sub>STEP</sub> , XCLK behind Data   |  |  |
| 1     | 0     | 1     | 0     | 2 * t <sub>STEP</sub> , XCLK behind Data   |  |  |
| 1     | 0     | 1     | 1     | 3 * t <sub>STEP</sub> , XCLK behind Data   |  |  |
| 1     | 1     | 0     | 0     | 4 * t <sub>STEP</sub> , XCLK behind Data   |  |  |
| 1     | 1     | 0     | 1     | 5 * t <sub>STEP</sub> , XCLK behind Data   |  |  |
| 1     | 1     | 1     | 0     | 6 * t <sub>STEP</sub> , XCLK behind Data   |  |  |
| 1     | 1     | 1     | 1     | 7 * t <sub>STEP</sub> , XCLK behind Data   |  |  |

#### Table 9. Delay applied to XCLK before latching input data D[11:0]

#### **GPIO** Control Register

Symbol: GPIO

Address: 1Eh

| BIT:     | 7      | 6      | 5      | 4      | 3    | 2        | 1        | 0        |
|----------|--------|--------|--------|--------|------|----------|----------|----------|
| SYMBOL:  | GOENB1 | GOENB0 | GPIOL1 | GPIOL0 | HPIR | Reserved | Reserved | Reserved |
| TYPE:    | R/W    | R/W    | R/W    | R/W    | R/W  | R/W      | R/W      | R/W      |
| DEFAULT: | 1      | 1      | 0      | 0      | 0    | 0        | 0        | 0        |

Bit 3 of register GPIO resets the hot plug detection circuitry. A value of '1' causes the CH7301C to release the GPIO[1]/HPINT pin. When a hot plug interrupt is asserted by the CH7301C, the CH7301C driver should read the DVIT bit in register 20h to determine the state of the DVI termination. After having read this, the HPIR bit should be set high to reset the circuit, and then set low again.

Bits 5-4 of register GPIO defines the GPIO Read or Write Data bits [1:0]. When the corresponding GOENB bits (GOENB[1:0]) are '0', the values in GPIOL[1:0] are driven out at the corresponding GPIO pins. When the corresponding GOENB bits are '1', the values in GPIOL[1:0] can be read to determine the level forced into the corresponding GPIO pins.

Bits 7-6 of register GPIO are GPIO Direction Control bits [1:0]. GOENB[1:0] control the direction of the GPIO[1:0] pins. A value of '1' sets the corresponding GPIO pin to an input, and a value of '0' sets the corresponding pin to a non-inverting output. The level at the output depends on the value of the corresponding bit GPIOL[1:0].

#### Input Data Format Register

Symbol: IDF

Address: 1Fh

| BIT:     | 7        | 6   | 5        | 4   | 3   | 2    | 1    | 0    |
|----------|----------|-----|----------|-----|-----|------|------|------|
| SYMBOL:  | Reserved | DES | Reserved | VSP | HSP | IDF2 | IDF1 | IDF0 |
| TYPE:    | R/W      | R/W | R/W      | R/W | R/W | R/W  | R/W  | R/W  |
| DEFAULT: | 1        | 0   | 0        | 0   | 0   | 0    | 0    | 0    |

Bits 2-0 of register IDF select the input data format. See Input Interface on section 3.3 on page 8 for a listing of available formats.

HSP (bit 3) of register IDF controls the horizontal sync polarity. A value of '0' defines the horizontal sync to be active low, and a value of '1' defines the horizontal sync to be active high.

VSP (bit 4) of register IDF controls the vertical sync polarity. A value of '0' defines the vertical sync to be active low, and a value of '1' defines the vertical sync to be active high.

DES (bit 6) of register IDF signifies when the CH7301C is to decode embedded sync signals present in the input data stream instead of using the H and V pins. This feature is only available for input data format #4. A value of '0' selects the H and V pins to be used as the sync inputs, and a value of '1' selects the embedded sync signal.

#### **Connection Detect Register**

| Syn | 1bol: | CD |
|-----|-------|----|
|     |       |    |

Address: 20h

| BIT:     | 7    | 6        | 5    | 4        | 3     | 2     | 1     | 0     |
|----------|------|----------|------|----------|-------|-------|-------|-------|
| SYMBOL:  | HPIE | Reserved | DVIT | Reserved | DACT2 | DACT1 | DACT0 | SENSE |
| TYPE:    | R/W  | R/W      | R    | R/W      | R     | R     | R     | R/W   |
| DEFAULT: | 0    | 0        | 0    | 0        | Х     | Х     | X     | 0     |

The Connection Detect Register provides a means to determine the status of the DAC outputs and the DVI hot plug detect pin. The status bits, DACT[2:0] correspond to the termination of the three DAC outputs. However, the values

contained in these STATUS BITS ARE NOT VALID until a sensing procedure is performed. Use of this register requires a sequence of events to enable the sensing of outputs, then reading out the applicable status bits. The detection sequence works as follows:

1) Set the power management register (Register 49h) to enable all DAC's, and set register 21h[0] = '0'.

2) Set the SENSE bit to a 1. This forces a constant output from the DAC's.

3) Reset the SENSE bit to 0. This triggers a comparison between the voltage present on these analog outputs and the reference value. During this step, each of the three status bits corresponding to individual DAC outputs will be set if they are CONNECTED.

4) Read the status bits. The status bits, DACT[2:0] now contain valid information which can be read to determine which outputs are connected to a display monitor. Again, a "1" indicates a valid connection, a "0" indicates an unconnected output.

Bit 5 of register CD can be read at any time to determine the level of the hot plug detection pin (HPDET). When the hot plug detect pin changes state, and the DVI output is selected, the HPINT output pin will be pulled low signifying a change in the DVI termination. At this point, the HPIR bit in register 1Eh should be set high, then low to reset the hot plug detect circuit.

Bit 7 of register CD enables the hot plug interrupt detection signal output from the GPIO[1]/HPINT pin. A value of '1' allows the hot plug detect circuit to pull the GPIO[1]/HPINT pin low when a change of state has taken place on the hot plug detect pin (HPDET). A value of '0' disables the interrupt signal. See also the description of the DVIT bit.

| DAC Control Register | Symbol:  | DC  |
|----------------------|----------|-----|
|                      | Address: | 21h |

| BIT:     | 7        | 6        | 5        | 4        | 3      | 2     | 1     | 0     |
|----------|----------|----------|----------|----------|--------|-------|-------|-------|
| SYMBOL:  | Reserved | Reserved | Reserved | Reserved | SYNCO0 | DACG1 | DACG0 | DACBP |
| TYPE:    | R/W      | R/W      | R/W      | R/W      | R/W    | R/W   | R/W   | R/W   |
| DEFAULT: | 0        | 0        | 0        | 0        | 0      | 0     | 0     | 0     |

Bit 0 of register DC selects the DAC bypass mode. If the input data format is digital RGB, a value of '1' outputs the incoming data directly at the DAC[2:0] outputs for the VGA-Bypass RGB output. If the input data format is digital YCrCb, bit 0 of register 56h must be set to '1', together with bit 0 of register 21h set to '1', to output the analog RGB from the DACs.

Bits 2-1 of register DC control the DAC gain. DACG1 should be low when the input data format is RGB (IDF = 0-3), and high when the input data format is YCrCb (IDF = 4).

Bits 3 of register DC enables the HSYNC and VSYNC outputs.

## **Hot Plug Detection Register**

Symbol: HPD

Address:

23h

| BIT:     | 7        | 6        | 5        | 4        | 3        | 2    | 1        | 0        |
|----------|----------|----------|----------|----------|----------|------|----------|----------|
| SYMBOL:  | Reserved | Reserved | Reserved | Reserved | Reserved | HPDD | Reserved | Reserved |
| TYPE:    | R/W      | R/W      | R/W      | R/W      | R/W      | R/W  | R/W      | R/W      |
| DEFAULT: | 0        | 0        | 0        | 0        | 0        | 0    | 0        | 0        |

HPDD (bit 2) of register HPD disables the hardware hot plug detection function. This function (default on) tri-states the DVI outputs when the hot plug detect pin (HPDET) is pulled low in accordance with the DVI specification, revision 1.0. This function is independent of the hot plug interrupt function (HPIE, register 20h, bit 7) controlled via the SPP interface.  $HPDD = 0 \Longrightarrow$  hardware hot plug interrupt is enabled

= 1 => hardware hot plug interrupt is disabled

#### **DVI Control Input Register**

| Symbol:  | TCTL |
|----------|------|
| Address: | 31h  |

| BIT:     | 7     | 6      | 5      | 4      | 3    | 2    | 1    | 0    |
|----------|-------|--------|--------|--------|------|------|------|------|
| SYMBOL:  | TPPD3 | TPPD 2 | TPPD 1 | TPPD 0 | CTL3 | CTL2 | CTL1 | CTL0 |
| TYPE:    | R/W   | R/W    | R/W    | R/W    | R/W  | R/W  | R/W  | R/W  |
| DEFAULT: | 1     | 0      | 0      | 0      | 0    | 0    | 0    | 0    |

Bits 3-0 of register TCTL set the DVI control inputs applied to the green and red channels during sync intervals. It is recommended to leave these controls at the default value.

Bits 7-4 of register TCTL control the DVI PLL phase detector. The default value is recommended.

**CHRONTEL** 

# CH7301C

| <b>DVI PLL</b> | Charge | Pump | Control | Register |
|----------------|--------|------|---------|----------|
|                |        |      |         |          |

| Symbol:  | TPCP |
|----------|------|
| Address: | 33h  |

| BIT:     | 7     | 6     | 5     | 4    | 3      | 2      | 1        | 0     |
|----------|-------|-------|-------|------|--------|--------|----------|-------|
| SYMBOL:  | DVID2 | DVID1 | DVID0 | DVII | TPPSD1 | TPPSD0 | Reserved | TPCP0 |
| TYPE:    | R/W   | R/W   | R/W   | R/W  | R/W    | R/W    | R/W      | R/W   |
| DEFAULT: | 1     | 1     | 1     | 0    | 0      | 1      | 0        | 0     |

Bit 0 of register TPCP control the DVI PLL charge pump.

Bits 3-2 of register TPCP control the DVI PLL post scale divider. The value should be set as shown in Table 10 depending on the input frequency range.

Bit 4 of register TPCP inverts the DVI outputs. A value of 1 inverts the output. A value of 0 is recommended.

Bits 7-5 of register TPCP control the DVI transmitter output drive level. The value should be set as shown in Table 10.

#### **DVI PLL Divider Register**

| Symbol:  | TPD |
|----------|-----|
| Address: | 34h |

| BIT:     | 7        | 6        | 5      | 4      | 3      | 2      | 1      | 0             |
|----------|----------|----------|--------|--------|--------|--------|--------|---------------|
| SYMBOL:  | Reserved | Reserved | TPFFD1 | TPFFD0 | TPFBD3 | TPFBD2 | TPFBD1 | <b>TPFBD0</b> |
| TYPE:    | R/W      | R/W      | R/W    | R/W    | R/W    | R/W    | R/W    | R/W           |
| DEFAULT: | 0        | 0        | 0      | 1      | 0      | 1      | 1      | 0             |

Bits 3-0 of register TPD control the DVI PLL feedback divider. The default value is recommended.

Bits 5-4 of register TPD control the DVI PLL feed forward divider. The default value is recommended.

Please see **Table 10** for the default values in terms of the frequency ranges.

| DVI PLL Supply Control Register | Symbol:  | TPVT |
|---------------------------------|----------|------|
|                                 | Address: | 35h  |

| BIT:     | 7        | 6        | 5        | 4        | 3        | 2        | 1        | 0        |
|----------|----------|----------|----------|----------|----------|----------|----------|----------|
| SYMBOL:  | Reserved |
| TYPE:    | R/W      |
| DEFAULT: | 0        | 0        | 1        | 1        | 0        | 0        | 0        | 0        |

This register controls the voltage in the DVI PLL, use default settings for this register.

#### **DVI PLL Filter Register**

Symbol: TPF

Address: 36h

| BIT:     | 7      | 6      | 5      | 4      | 3        | 2        | 1        | 0        |
|----------|--------|--------|--------|--------|----------|----------|----------|----------|
| SYMBOL:  | TPLPF3 | TPLPF2 | TPLPF1 | TPLPF0 | Reserved | Reserved | Reserved | Reserved |
| TYPE:    | R/W    | R/W    | R/W    | R/W    | R/W      | R/W      | R/W      | R/W      |
| DEFAULT: | 0      | 0      | 0      | 0      | 0        | 0        | 0        | 0        |

Bits 3-0 of register TPF are reserved bits, and should be left at the default value.

Bits 7-4 of register TPF control the DVI PLL low pass filter. The default value is recommended.

Please see **Table 10** for the default values in terms of the frequency ranges.

#### Table 10. The Registers Default Settings In Terms Of The Frequency Ranges

|          | -    | _        |         |
|----------|------|----------|---------|
| Register |      | <= 65MHz | > 65MHz |
| 33h      | TPCP | 08h      | 06h     |
| 34h      | TPD  | 16h      | 26h     |
| 36h      | TPF  | 60h      | A0h     |

#### **DVI Clock Test Register**

Symbol: TCT

Address: 37h

| BIT:     | 7        | 6        | 5        | 4        | 3        | 2        | 1        | 0        |
|----------|----------|----------|----------|----------|----------|----------|----------|----------|
| SYMBOL:  | Reserved |
| TYPE:    | R/W      |
| DEFAULT: | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0        |

This register is used for internal testing. The default value is recommended.

CH7301C

#### **Test Pattern Register**

Symbol:TSTPAddress:48h

| BIT:     | 7        | 6        | 5        | 4       | 3       | 2        | 1     | 0     |
|----------|----------|----------|----------|---------|---------|----------|-------|-------|
| SYMBOL:  | Reserved | Reserved | Reserved | ResetIB | ResetDB | Reserved | TSTP1 | TSTP0 |
| TYPE:    | R/W      | R/W      | R/W      | R/W     | R/W     | R/W      | R/W   | R/W   |
| DEFAULT: | 0        | 0        | 0        | 1       | 1       | 0        | 0     | 0     |

Bits 1-0 of register TSTP control the test pattern generation block. This test pattern can be used for both the DVI output and the display monitor output. The pattern generated is determined by **Table 11** below.

**Table 11. Test Pattern Control** 

| TSTP[1:0] | Buffered Clock Output                |
|-----------|--------------------------------------|
| 00        | No test pattern – Input data is used |
| 01        | Color Bars                           |
| 1X        | Horizontal Luminance Ramp            |

Bit 3 of register TSTP controls the datapath reset signal. A value of '0' holds the datapath in a reset condition, while a value of '1', places the datapath in normal mode. The datapath is also reset at power on by an internally generated power on reset signal.

Bit 4 of register TSTP controls the serial port reset signal. A value of '0' holds the serial port registers in a reset condition, while a value of '1', places the serial port registers in normal mode. The serial port registers are also reset at power on by an internally generated power on reset signal.

| Symbol:  | PM  |
|----------|-----|
| Address: | 49h |

| BIT:     | 7    | 6    | 5        | 4        | 3      | 2      | 1      | 0   |
|----------|------|------|----------|----------|--------|--------|--------|-----|
| SYMBOL:  | DVIP | DVIL | Reserved | Reserved | DACPD2 | DACPD1 | DACPD0 | FPD |
| TYPE:    | R/W  | R/W  | R/W      | R/W      | R/W    | R/W    | R/W    | R/W |
| DEFAULT: | 0    | 0    | 0        | 0        | 0      | 0      | 0      | 1   |

Register PM controls which circuitry within the CH7301C is operating, according to Table 12 below.

| 49h[7] | 49h[6] | 56h[0] | 21h[0] | 49h[3:1] | 49h[0] | <b>Operating State</b>                            | <b>Functional Description</b>                    |
|--------|--------|--------|--------|----------|--------|---------------------------------------------------|--------------------------------------------------|
| Х      | Х      | 0      | 1      | 000      | 0      | VGA to RGB Bypass On                              | Input is digital RGB                             |
| Х      | Х      | 1      | 1      | XXX      | 0      | VGA to RGB Bypass On                              | Input is digital YCrCb                           |
| Х      | Х      | Х      | 0      | XXX      | 0      | VGA to RGB Bypass Off                             | All DACs off                                     |
| 1      | 1      | Х      | Х      | XXX      | 0      | DVI Encode, Serialize,<br>Transmitter, and PLL on | DVI is in normal function                        |
| Х      | Х      | Х      | Х      | XXX      | 1      | Full Power Down                                   | All circuitry is powered down except serial port |

#### Table 12. Power Management

CH7301C

#### **Version ID Register**

Symbol:VIDAddress:4Ah

| BIT:     | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|----------|------|------|------|------|------|------|------|------|
| SYMBOL:  | VID7 | VID6 | VID5 | VID4 | VID3 | VID2 | VID1 | VID0 |
| TYPE:    | R    | R    | R    | R    | R    | R    | R    | R    |
| DEFAULT: | 1    | 0    | 0    | 1    | 0    | 1    | 0    | 1    |

Register VID is a read only register containing the version ID number of the CH7301C.

# Device ID Register

| Symbol:  | DID |
|----------|-----|
| Address: | 4Bh |

| BIT:     | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|----------|------|------|------|------|------|------|------|------|
| SYMBOL:  | DID7 | DID6 | DID5 | DID4 | DID3 | DID2 | DID1 | DID0 |
| TYPE:    | R    | R    | R    | R    | R    | R    | R    | R    |
| DEFAULT: | 0    | 0    | 0    | 1    | 0    | 1    | 1    | 1    |

Register DID is a read only register containing the device ID number of the CH7301C.

## **DVI Sync Polarity Register**

| Symbol:  | DSP |
|----------|-----|
| Address: | 56h |

| BIT:     | 7        | 6        | 5     | 4        | 3        | 2        | 1        | 0     |
|----------|----------|----------|-------|----------|----------|----------|----------|-------|
| SYMBOL:  | Reserved | Reserved | TMSYO | Reserved | Reserved | Reserved | Reserved | T_RGB |
| TYPE:    | R/W      | R/W      | R/W   | R/W      | R/W      | R/W      | R/W      | R/W   |
| DEFAULT: | 0        | 0        | 0     | 0        | 0        | 0        | 0        | 0     |

T\_RGB (bit 0) of register DSP enables the YCrCb to RGB color space conversion

= 0 => Disable YCrCb to RGB conversion

= 1 => Enable YCrCb to RGB conversion

TMSYO (bit 5) of register DSP determines the polarity of embedded sync for DVI, if 0, flip H, V for DVI.

T\_RGB

## 5. ELECTRICAL SPECIFICATIONS

#### **Table 13: Absolute Maximum Ratings**

| Symbol           | Description                          | Min       | Тур        | Max       | Units |
|------------------|--------------------------------------|-----------|------------|-----------|-------|
|                  | All power supplies relative to GND   | -0.5      |            | 5.0       | V     |
|                  | Input voltage of all digital pins    | GND – 0.5 |            | VDD + 0.5 | V     |
| T <sub>SC</sub>  | Analog output short circuit duration |           | Indefinite |           | Sec   |
| T <sub>AMB</sub> | Ambient operating temperature        | 0         |            | 85        | °C    |
| TSTOR            | Storage temperature                  | -65       |            | 150       | °C    |
| Тј               | Junction temperature                 |           |            | 150       | °C    |
| T <sub>VPS</sub> | Vapor phase soldering (1 minute)     |           |            | 220       | °C    |

#### Note:

- 1. Stresses greater than those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions above those indicated under the normal operating condition of this specification is not recommended. Exposure to absolute maximum rating conditions for extended periods may affect reliability.
- 2. The device is fabricated using high-performance CMOS technology. It should be handled as an ESD sensitive device. Voltage on any signal pin that exceeds the power supply voltages by more than  $\pm 0.5V$  can induce destructive latchup.

| Table 14. | Recommended | Operating | Conditions |
|-----------|-------------|-----------|------------|
|-----------|-------------|-----------|------------|

| Symbol     | Description                  | Min | Тур  | Max | Units |
|------------|------------------------------|-----|------|-----|-------|
| AVDD       | PLL Power Supply Voltage     | 3.1 | 3.3  | 3.6 | V     |
| VDD        | DAC Power Supply Voltage     | 3.1 | 3.3  | 3.6 | V     |
| DVDD, TVDD | Digital Power supply voltage | 3.1 | 3.3  | 3.6 | V     |
| DVDDV      | I/O Power supply voltage     | 1.1 | 1.8  | 3.6 | V     |
| RL         | Output load to DAC outputs   |     | 37.5 |     | Ω     |

| Table 15. Electrical Characteristics | (Operating Conditions: $T_A = 0$ | $0^{\circ}$ C - 70°C, VDD = 3.3V ± 5%) |
|--------------------------------------|----------------------------------|----------------------------------------|
|--------------------------------------|----------------------------------|----------------------------------------|

| Symbol             | Symbol Description                    |    | Тур  | Max | Units |
|--------------------|---------------------------------------|----|------|-----|-------|
|                    | Video D/A resolution                  | 10 | 10   | 10  | Bits  |
|                    | Full scale output current             |    | 33.9 |     | mA    |
|                    | Video level error                     |    |      | 10  | %     |
| I <sub>VDD</sub>   | 3 DACs Enabled                        |    | 100  | 110 | mA    |
| I <sub>DVDDV</sub> | /DDV DVDDV (1.8V) current (15pF load) |    | 4    |     | mA    |
| I <sub>PD</sub>    | TOTAL                                 |    | 60   |     | mA    |

#### Table 16. DC Specifications

| Symbol              | Description                                    | Test Condition           | Min         | Тур | Max       | Unit |
|---------------------|------------------------------------------------|--------------------------|-------------|-----|-----------|------|
| V <sub>SDOL</sub>   | SPD (serial port data) Output<br>Low Voltage   | I <sub>OL</sub> = 2.0 mA |             |     | 0.4       | V    |
| V <sub>SPIH</sub>   | Serial Port (SPC, SPD) Input<br>High Voltage   |                          | 1.0         |     | VDD + 0.5 | V    |
| V <sub>SPIL</sub>   | Serial Port (SPC, SPD) Input<br>Low Voltage    |                          | GND-0.5     |     | 0.4       | V    |
| V <sub>HYS</sub>    | Hysteresis of Inputs                           |                          | 0.25        |     |           | V    |
| V <sub>DATAIH</sub> | D[0-11] Input High Voltage                     |                          | Vref+0.25   |     | DVDD+0.5  | V    |
| V <sub>DATAIL</sub> | D[0-11] Input Low Voltage                      |                          | GND-0.5     |     | Vref-0.25 | V    |
| V <sub>MISCIH</sub> | GPIOx, RESET*, AS, HPDET<br>Input High Voltage | DVDD=3.3V                | 2.7 VDD +   |     | VDD + 0.5 | V    |
| V <sub>MISCIL</sub> | GPIOx, RESET*, AS, HPDET<br>Input Low Voltage  | DVDD=3.3V                | GND-0.5 0.6 |     | 0.6       | V    |
| IMISCPU             | Pull Up Current<br>(GPIO, RESET*, AS)          | V <sub>IN</sub> = 0V     | 0.5 5.0     |     | 5.0       | uA   |
| IMISCPD             | Pull Down Current<br>(HPDET)                   | V <sub>IN</sub> = 3.3V   | 0.5 5.0     |     | 5.0       | uA   |
| V <sub>MISCOH</sub> | GPIOx, VSYNC, HSYNC<br>Output High Voltage     | I <sub>OH</sub> = -0.4mA | DVDD-0.2    |     |           | V    |
| V <sub>MISCOL</sub> | GPIOx, VSYNC, HSYNC<br>Output Low Voltage      | I <sub>OL</sub> = 3.2mA  | 0.2         |     | V         |      |

#### Note:

VDATA - refers to all digital data (D[11:0]), clock (XCLK, XCLK\*), sync (H, V) and DE inputs. VMISC - refers to GPIOx, RESET\*, AS and HPDET inputs and GPIOx, VSYNC and HSYNC outputs.

## Table 17. AC Specifications

| Symbol              | Description                                                             | Test Condition                              | Min  | Тур | Max  | Unit |
|---------------------|-------------------------------------------------------------------------|---------------------------------------------|------|-----|------|------|
| f <sub>XCLK</sub>   | Input (XCLK) frequency                                                  |                                             | 25   |     | 165  | MHz  |
| t <sub>PIXEL</sub>  | Pixel time period                                                       |                                             | 6.06 |     | 40   | ns   |
| DC <sub>XCLK</sub>  | Input (XCLK) Duty Cycle                                                 | T <sub>S</sub> + T <sub>H</sub> < 1.2ns     | 30   |     | 70   | %    |
| t <sub>XJIT</sub>   | XCLK clock jitter tolerance                                             |                                             |      | 2   |      | ns   |
| t <sub>DVIR</sub>   | DVI Output Rise Time<br>(20% - 80%)                                     | f <sub>XCLK</sub> = 165MHz                  | 75   |     | 242  | ps   |
| t <sub>DVIF</sub>   | DVI Output Fall Time<br>(20% - 80%)                                     | f <sub>XCLK</sub> = 165MHz                  | 75   |     | 242  | ps   |
| t <sub>SKDIFF</sub> | DVI Output intra-pair skew                                              | f <sub>XCLK</sub> = 165MHz                  |      |     | 90   | ps   |
| t <sub>SKCC</sub>   | DVI Output inter-pair skew                                              | f <sub>XCLK</sub> = 165MHz                  |      |     | 1.2  | ns   |
| t <sub>DVIJIT</sub> | DVI Output Clock Jitter                                                 | f <sub>XCLK</sub> = 165MHz                  |      |     | 150  | ps   |
| t <sub>S</sub>      | Setup Time: D[11:0], H, V and DE to XCLK, XCLK*                         | XCLK = XCLK* to<br>D[11:0], H, V, DE = Vref | 0.50 |     |      | ns   |
| t <sub>H</sub>      | Hold Time: D[11:0], H, V and DE to XCLK, XCLK*                          | D[11:0], H, V, DE = Vref<br>to XCLK = XCLK* | 0.50 |     |      | ns   |
| t <sub>R</sub>      | H and V (when configured as outputs)<br>Output Rise Time<br>(20% - 80%) | 15pF load<br>VDDV = 3.3V                    |      |     | 1.50 | ns   |
| t <sub>F</sub>      | H and V (when configured as outputs)<br>Output Fall Time<br>(20% - 80%) | 15pF load<br>VDDV = 3.3V                    |      |     | 1.50 | ns   |
| t <sub>STEP</sub>   | De-skew time increment                                                  |                                             | 50   |     | 80   | ps   |

## 5.1 Timing Information





Figure 6: Timing for Clock - Slave, Sync - Slave Mode

Table 18: Timing for Clock - Slave, Sync - Slave Mode

| Symbol         | Parameter                                       | Min          | Тур                | Max | Unit |
|----------------|-------------------------------------------------|--------------|--------------------|-----|------|
| t <sub>S</sub> | Setup Time: D[11:0], H, V and DE to XCLK, XCLK* | S            | ee <b>Table 17</b> | ,   |      |
| t <sub>H</sub> | Hold Time: D[11:0], H, V and DE to XCLK, XCLK*  | See Table 17 |                    |     |      |
| t1             | XCLK & XCLK* rise/fall time w/15pF load         |              | 1                  |     | ns   |
| t2             | D[11:0], H, V & DE rise/fall time w/ 15pF load  |              | 1                  |     | ns   |

# 6. REVISION HISTORY

| Rev. # | Date     | Section  | Description                                                        |
|--------|----------|----------|--------------------------------------------------------------------|
| 1.0    | 03/07/03 | All      | First official release of CH7301C datasheet, rev. 1.0              |
| 1.1    | 09/08/03 | Table 2  | Edited Table 2 for DVI output resolutions                          |
| 1.2    | 9/18/03  | Figure 1 | Added 'Color space conversion and sync decode' block.              |
|        |          | 56h      | Added register 56h, bit 0 for YCrCb to RGB color space conversion. |
|        |          | 56h      | Added bit 5 for DVI embedded sync polarity control                 |

## Disclaimer

This document provides technical information for the user. Chrontel reserves the right to make changes at any time without notice to improve and supply the best possible product and is not responsible and does not assume any liability for misapplication or use outside the limits specified in this document. We provide no warranty for the use of our products and assume no liability for errors contained in this document. The customer should make sure that they have the most recent data sheet version. Customers should take appropriate action to ensure their use of the products does not infringe upon any patents. Chrontel, Inc. respects valid patent rights of third parties and does not infringe upon or assist others to infringe upon such rights.

Chrontel PRODUCTS ARE NOT AUTHORIZED FOR AND SHOULD NOT BE USED WITHIN LIFE SUPPORT SYSTEMS OR NUCLEAR FACILITY APPLICATIONS WITHOUT THE SPECIFIC WRITTEN CONSENT OF Chrontel. Life support systems are those intended to support or sustain life and whose failure to perform when used as directed can reasonably expect to result in personal injury or death.

| ORDERING INFORMATION                                   |      |    |      |  |
|--------------------------------------------------------|------|----|------|--|
| Part number Package type Number of pins Voltage supply |      |    |      |  |
| CH7301C-T                                              | LQFP | 64 | 3.3V |  |

# Chrontel

2210 O'Toole Avenue, Suite 100, San Jose, CA 95131-1326 Tel: (408) 383-9328 Fax: (408) 383-9338 www.chrontel.com E-mail: sales@chrontel.com

©2002 Chrontel, Inc. All Rights Reserved.

Chrontel PRODUCTS ARE NOT AUTHORIZED FOR AND SHOULD NOT BE USED WITHIN LIFE SUPPORT SYSTEMS OR NUCLEAR FACILITY APPLICATIONS WITHOUT THE SPECIFIC WRITTEN CONSENT OF Chrontel. Life support systems are those intended to support or sustain life and whose failure to perform when used as directed can reasonably expect to result in personal injury or death. Chrontel reserves the right to make changes at any time without notice to improve and supply the best possible product and is not responsible and does not assume any liability for misapplication or use outside the limits specified in this document. We provide no warranty for the use of our products and assume no liability for errors contained in this document. Printed in the U.S.A.