# SL2363C & SL2364C ## VERY HIGH PERFORMANCE TRANSISTOR ARRAYS The SL2363C and SL2364C are arrays of transistors internally connected to form a dual long-tailed pair with tail transistors. They are monolithic integrated circuits manufactured on a very high speed bipolar process which has a minimum useable fr of 2.5GHz, (typically 5GHz). The SL2363 is in a 10 lead TO5 encapsulation. The SL2364 is in a 14 lead DIL plastic encapsulation and a high performance Dilmon encapsulation. ### **FEATURES** - Complete Dual Long-Tailed Pair in One Package. - Very High f<sub>T</sub> Typically 5 GHz - Very Good Matching Including Thermal Matching ### **APPLICATIONS** - Wide Band Amplification Stages - 140 and 560 MBit PCM Systems - Fibre Optic Systems - High Performance Instrumentation - Radio and Satellite Communications # SL 2364C DC14 DC14 DP14 Fig. 1 Pin connections (top view) ### **ELECTRICAL CHARACTERISTICS** Test conditions (unless otherwise stated): $T_{amb} = 22^{\circ}C \pm 2^{\circ}C$ | Characteristics | Value | | | Units | Conditions | |-----------------------------------------------------------------------------------------------|-----------------------------------|-----------------------------------------------------|-----------------|-----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Min. | Тур. | Max. | Onto | Conditions | | BVCBO<br>LVCEO<br>BVEBO<br>BVCIO<br>hFE<br>fT<br>ΔVBE (See note 1)<br>ΔVBE/TAMB<br>CCB<br>CCI | 10<br>6<br>2.5<br>16<br>50<br>2.5 | 20<br>9<br>5.0<br>40<br>80<br>5<br>2<br>-1.7<br>0.5 | 5<br>0.8<br>1.5 | V<br>V<br>V<br>GHz<br>mV<br>mV/°C<br>pF<br>pF | IC = 10µA<br>IC = 5mA<br>IE = 10µA<br>IC = 10µA<br>IC = 8mA, VCE = 2V<br>IC (Tail) = 8mA, VCE = 2V<br>IC (Tail) = 8 mA, VCE = 2V<br>IC (Tail) = 8 mA, VCE = 2V<br>VCB = 0<br>VCI = 0 | NOTE 1. ΔVBE applies to VBEQ3 - VBEQ4 and VBEQ5 - VBEQ6 **ABSOLUTE MAXIMUM RATINGS** Maximum individual translator dissipation 200mW -55°C to +150°C Storage temperature +150°C Maximum junction temperature Package thermal resistance (°C/W): Chip to case 65 (CM10) Chip to ambient 225 (CM10) 175 (DP14) $V_{CBO} = 10V$ , $V_{EBO} = 2.5V$ , $V_{CEO} = 6V$ , $V_{CIO} = 15V$ , IC (any one transistor) = 20mA The substrate should be connected to the most negative point of the circuit to maintain electrical isolation between the transistors.