

## **SPICE Device Model Si4362BDY**

## **Vishay Siliconix**

# N-Channel 30-V (D-S) Reduced Q<sub>gd</sub>, Fast Switching WFET

#### **CHARACTERISTICS**

- N-Channel Vertical DMOS
- Macro Model (Subcircuit Model)
- Level 3 MOS

- · Apply for both Linear and Switching Application
- Accurate over the -55 to 125°C Temperature Range
- Model the Gate Charge, Transient, and Diode Reverse Recovery Characteristics

#### **DESCRIPTION**

The attached spice model describes the typical electrical characteristics of the n-channel vertical DMOS. The subcircuit model is extracted and optimized over the -55 to  $125^{\circ}$ C temperature ranges under the pulsed 0-V to 10-V gate drive. The saturated output impedance is best fit at the gate bias near the threshold voltage.

A novel gate-to-drain feedback capacitance network is used to model the gate charge characteristics while avoiding convergence difficulties of the switched  $C_{\rm gd}$  model. All model parameter values are optimized to provide a best fit to the measured electrical data and are not intended as an exact physical interpretation of the device.

#### SUBCIRCUIT MODEL SCHEMATIC



This document is intended as a SPICE modeling guideline and does not constitute a commercial product data sheet. Designers should refer to the appropriate data sheet of the same number for guaranteed specification limits.

# **SPICE Device Model Si4362BDY**

# **Vishay Siliconix**



| SPECIFICATIONS (T <sub>J</sub> = 25°C UN      | ILESS OTHERW        | ISE NOTED)                                                              |                   |                  |      |
|-----------------------------------------------|---------------------|-------------------------------------------------------------------------|-------------------|------------------|------|
| Parameter                                     | Symbol              | Test Condition                                                          | Simulated<br>Data | Measured<br>Data | Unit |
| Static                                        |                     |                                                                         |                   |                  |      |
| Gate Threshold Voltage                        | $V_{GS(th)}$        | $V_{DS} = V_{GS}, I_{D} = 250 \mu A$                                    | 1.1               |                  | ٧    |
| On-State Drain Current <sup>a</sup>           | I <sub>D(on)</sub>  | $V_{DS} \ge 5 \text{ V}, V_{GS} = 10 \text{ V}$                         | 1285              |                  | Α    |
| Drain-Source On-State Resistance <sup>a</sup> | r <sub>DS(on)</sub> | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 19.8A                          | 0.0037            | 0.0038           | Ω    |
|                                               |                     | $V_{GS} = 4.5 \text{ V}, I_D = 18.2 \text{A}$                           | 0.0042            | 0.0043           |      |
| Forward Transconductance <sup>a</sup>         | g <sub>fs</sub>     | V <sub>DS</sub> = 15 V, I <sub>D</sub> = 19.8A                          | 27                | 120              | S    |
| Diode Forward Voltage <sup>a</sup>            | $V_{SD}$            | I <sub>S</sub> = 5A                                                     | 0.75              | 0.70             | V    |
| Dynamic <sup>b</sup>                          |                     |                                                                         | _ <del>_</del>    |                  |      |
| Input Capacitance                             | C <sub>iss</sub>    | V <sub>DS</sub> = 15 V, V <sub>GS</sub> = 0 V, f = 1 MHz                | 5194              | 4800             | pF   |
| Output Capacitance                            | C <sub>oss</sub>    |                                                                         | 540               | 500              |      |
| Reverse Transfer Capacitance                  | C <sub>rss</sub>    |                                                                         | 148               | 200              |      |
| Total Gate Charge                             | Qg                  | V <sub>DS</sub> = 15 V, V <sub>GS</sub> = 10 V, I <sub>D</sub> = 19.8A  | 73                | 75               | nC   |
|                                               |                     | V <sub>DS</sub> = 15 V, V <sub>GS</sub> = 4.5 V, I <sub>D</sub> = 19.8A | 35                | 36               |      |
| Gate-Source Charge                            | Q <sub>gs</sub>     |                                                                         | 9                 | 9                |      |
| Gate-Drain Charge                             | $Q_{gd}$            |                                                                         | 6.5               | 6.5              |      |

Notes a. Pulse test; pulse width  $\leq 300~\mu s,$  duty cycle  $\leq 2\%.$  b. Guaranteed by design, not subject to production testing.



# SPICE Device Model Si4362BDY Vishay Siliconix

#### COMPARISON OF MODEL WITH MEASURED DATA (TJ=25°C UNLESS OTHERWISE NOTED)













Note: Dots and squares represent measured data.