# FAN2106 — TinyBuck™ 6A, 24V Input Integrated Synchronous Buck Regulator #### **Features** - Over 95% efficiency - Internal power MOSFETs: High-side R<sub>DS(ON)</sub> = 30mΩ Low-side R<sub>DS(ON)</sub> = 14mΩ - Integrated low-side Schottky diode - Programmable frequency operation - Power-good signal - Wide input range: 3.0V to 24V - Output voltage range: 0.8V to 90%V<sub>IN</sub> - Input under-voltage lockout (UVLO) - Programmable over-current protection - Under-voltage, over-voltage, and thermal protection - Selectable light-load power-saving mode - 5x6mm, 25-pin, 3-pad MLP # **Applications** - Thin and light Notebook PCs - Graphics cards - Battery-powered equipment - Set-top box - Point-of-load regulation # Description The FAN2106 TinyBuck<sup>™</sup> is an easy-to-use, cost and space-efficient, synchronous buck solution. It enables designers to solve high current requirements in a small area with minimal external components. External programming of clock frequency, current limit, and loop response allows for optimization and flexibility selecting output filter components and transient response. The summing current mode modulator uses lossless current sensing for current feedback and over-current, and includes voltage feedforward. Fairchild's advanced BiCMOS power process, combined with a thermally efficient MLP package, provides low- $R_{DS(ON)}$ internal MOSFETs and the ability to dissipate high power in a small package. Under-voltage, thermal shutdown, and power-good are blanked at start-up, but protect the device from damage during fault conditions. # Ordering Information | Part Number | Operating<br>Temperature Range | Pb-Free | Package | Packing<br>Method | |-------------|--------------------------------|---------|-------------------------------------|-------------------| | FAN2106MPX | -10°C to 85°C | Yes | Molded Leadless Package (MLP) 5x6mm | Tape and Reel | | FAN2106EMPX | -40°C to 85°C | Yes | Molded Leadless Package (MLP) 5x6mm | Tape and Reel | # **Typical Application Diagram** Figure 1. Typical Application # **Block Diagram** Figure 2. Block Diagram # **Pin Assignments** Figure 3. MLP 5x6mm Pin Configuration (PCB Layout View) # **Pin Definitions** | Pin | Name | Description | | | | |-----------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | P1, 6-12 | SW | Switching Node. | | | | | P2, 2-5 | PVIN | Power Input Voltage. Connect to the main input power source. | | | | | P3, 21-23 | PGND | ower Ground. Power return and Q2 source. | | | | | 1 | воот | <b>High-Side Drive BOOT Voltage</b> . Connect through capacitor ( $C_{BOOT}$ ) to SW. The IC includes an internal synchronous bootstrap diode to recharge the capacitor on this pin to $V_{CC}$ when SW is LOW. | | | | | 13 | PGOOD | <b>Power-Good Flag</b> . An open-drain output that pulls LOW when FB is outside a ±10% range of the reference when EN is HIGH. PGOOD does not assert HIGH until the fault latch is enabled. | | | | | 14 | EN | <b>ENABLE</b> . Enables operation when pulled to logic HIGH or left open. Toggling EN resets the regulator after a latched fault condition. This input has an internal pull-up when the IC is functioning normally. When a latched fault occurs, EN is discharged by a current sink. | | | | | 15 | VCC | Input Bias Supply for IC. The IC's logic and analog circuitry are powered from this pin. | | | | | 16 | AGND | nalog Ground. The signal ground for the IC. All internal control voltages are referred to the name that the ground island/plane through the lowest impedance connection. | | | | | 17 | ILIM | | | | | | 18 | R(T) | $\textbf{Oscillator Frequency}. \ A \ resistor \ (R_T) \ from \ this \ pin \ to \ AGND \ sets \ the \ PWM \ switching \ frequency.$ | | | | | 19 | FB | Output Voltage Feedback. Connect through a resistor divider to the output voltage. | | | | | 20 | COMP | <b>Compensation</b> . Error amplifier output. Connect the external compensation network between this pin and FB. | | | | | 24 | PWM# /<br>VOUT | Forced PWM / VOUT. Connect to VOUT to enable light-load, power-saving mode of operation. Connect to GND or leave open for PWM mode. | | | | | 25 | RAMP | Ramp Amplitude. A resistor (R <sub>RAMP</sub> ) connected from this pin to PVIN sets the ramp amplitude and provides voltage feedforward functionality. | | | | ### **Absolute Maximum Ratings** Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only. | Parameter | Conditions | Min. | Max. | Unit | |----------------|------------------------------------|------|----------------------|------| | PVIN to PGND | | | 28 | V | | VCC to AGND | AGND = PGND | | 6 | V | | BOOT to PGND | | | 35 | V | | BOOT to SW | | -0.3 | 6 | V | | SW to PGND | Continuous | -0.5 | 24 | V | | 3W TO PGND | Transient (t < 20nsec, F < 600KHz) | -5 | 30 | V | | All other pins | | -0.3 | V <sub>CC</sub> +0.3 | V | # **Recommended Operating Conditions** The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to absolute maximum ratings. | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Unit | |-----------------|----------------------|--------------|------|------|------|------| | V <sub>CC</sub> | Bias Voltage | VCC to AGND | 4.5 | 5.0 | 5.5 | V | | V <sub>IN</sub> | Supply Voltage | PVIN to PGND | 3 | | 24 | V | | T <sub>A</sub> | Ambient Temperature | FAN2106M | -10 | | 85 | °C | | | | FAN2106EM | -40 | | 85 | °C | | TJ | Junction Temperature | | | | 125 | °C | ### **Thermal Information** | Symbol | Parameter | | Min. | Тур. | Max. | Unit | |--------------------|--------------------------------------------------|---------|------|-------------------|--------------------|------| | T <sub>STG</sub> | Storage Temperature | | -65 | | 150 | °C | | $T_L$ | Lead Soldering Temperature, 10 seconds | | | | 300 | °C | | $T_VP$ | Vapor Phase, 60 seconds | | | | 215 | °C | | T <sub>I</sub> | Infrared, 15 seconds | | | | 220 | °C | | | | P1 (Q2) | | 4 | | °C/W | | $\theta_{\sf JC}$ | Thermal Resistance: Junction-to-Case | P2 (Q1) | | 7 | | °C/W | | | P3 | P3 | | 4 | | °C/W | | θ <sub>J-PCB</sub> | Thermal Resistance: Junction-to-Mounting Surface | | | 35 <sup>(1)</sup> | | °C/W | | $P_D$ | Power Dissipation, T <sub>A</sub> = 25°C | | | | 2.8 <sup>(1)</sup> | W | #### Note: 1. Typical thermal resistance when mounted on a four-layer, two-ounce PCB, as shown in Figure 25. Actual results are dependent on mounting method and surface related to the design. # **Electrical Specifications** Recommended operating conditions are the result of using the circuit shown in Figure 1 unless otherwise noted. | Parameter Conditions | | Min. | Тур. | Max. | Unit | |------------------------------------------------------------------------|---------------------------------------------------------------|------|------|------|-------------------| | Power Supplies | | | | | | | | SW = Open, FB = 0.7V, $V_{CC}$ = 5V, $F_{SW}$ = 600KHz | | 8 | 12 | mA | | V <sub>CC</sub> Current | Shutdown: EN=0, V <sub>CC</sub> = 5V | | 7 | 10 | μΑ | | | Power Saving Mode, $V_{CC}$ = 5V, $F_{MIN}$ | | 2.2 | 4.5 | mA | | V IIVI O Throshold | Rising V <sub>CC</sub> | 4.1 | 4.3 | 4.5 | V | | V <sub>CC</sub> UVLO Threshold | Hysteresis | | 300 | | mV | | Power Output Section | | | | | | | N-Channel (Q1) R <sub>DS(ON)</sub> | V <sub>CC</sub> = 5V, 25°C | | 30 | 35 | mΩ | | N-Channel (Q2) R <sub>DS(ON)</sub> | V <sub>CC</sub> = 5V, 25°C | | 14 | 16 | mΩ | | Oscillator | | | | | | | F | $R_T = 50K\Omega$ | 255 | 300 | 345 | KHz | | Frequency | $R_T = 24K\Omega$ | 540 | 600 | 660 | KHz | | Minimum On-Time <sup>(2)</sup> | | | 50 | 65 | nsec | | Ramp Amplitude, pk–pk | $16V_{IN}$ , $1.8V_{OUT}$ , $R_T = 30KΩ$ , $R_{RAMP} = 200KΩ$ | | 0.53 | | V | | Minimum Off-Time <sup>(2)</sup> | | | 100 | 150 | nsec | | Reference | | • | • | • | • | | D ( )//// (//) | FAN2106M, 25°C | 794 | 800 | 806 | mV | | Reference Voltage (V <sub>FB</sub> ) | FAN2106EM, 25°C | 795 | 800 | 805 | mV | | Error Amplifier | | | | | | | DC Gain <sup>(2)</sup> | V <sub>CC</sub> = 5V | 80 | 85 | | dB | | Gain Bandwidth Product <sup>(2)</sup> | V <sub>CC</sub> = 5V | 12 | 15 | | MHz | | Output Voltage (V <sub>COMP</sub> ) | V <sub>CC</sub> = 5V | 0.4 | | 3.2 | V | | Output Current, Sourcing | $V_{CC} = 5V$ , $V_{COMP} = 2.2V$ | 1.5 | 2.2 | | mA | | Output Current, Sinking | $V_{CC} = 5V$ , $V_{COMP} = 1.2V$ | 0.8 | 1.2 | | mA | | FB Bias Current | V <sub>FB</sub> = 0.8V, 25°C | -850 | -650 | -450 | nA | | Protection and Shutdown | | | | | | | Current Limit | R <sub>ILIM</sub> open | 6 | 8 | 10 | Α | | I <sub>LIM</sub> Current | | -11 | -10 | -9 | μA | | Over-Temperature Shutdown | Die temperature | | 150 | | °C | | Over-Temperature Hysteresis | Die temperature | | 25 | | °C | | Over-Voltage Threshold | 2 consecutive clock cycles | 110 | 115 | 120 | %V <sub>OUT</sub> | | Under-Voltage Shutdown | 16 consecutive clock cycles | 68 | 73 | 78 | %V <sub>OUT</sub> | | Fault Discharge Threshold | Measured at FB pin | | 250 | | mV | | Fault Discharge Hysteresis Measured at FB pin (V <sub>FB</sub> ~500mV) | | | 250 | | mV | #### Note 2. Specifications guaranteed by design and characterization; not production tested. # **Electrical Specifications** (Continued) Recommended operating conditions are the result of using the circuit shown in Figure 1 unless otherwise noted. | Parameter | ameter Conditions | | Тур. | Max. | Unit | |-------------------------------------------------------|-------------------------|-----|------|------|------------------| | Soft-Start | | | • | • | | | EN to V <sub>OUT</sub> Regulation (T <sub>0.8</sub> ) | Frequency = 600KHz | | 3.0 | | msec | | EN to Fault Enable/SSOK (T <sub>1.0</sub> ) | Frequency = 600KHz | | 3.3 | | msec | | Control Functions | | | | | | | EN Threshold, Rising | | | 1.35 | 2.0 | V | | EN Hysteresis | | | 250 | | mV | | EN Pull-Up Resistance | | | 800 | | KΩ | | EN Discharge Current | Auto-restart mode | | 1 | | μA | | FB OK Drive Resistance | | | | 800 | Ω | | PGOOD Threshold | FB < V <sub>REF</sub> | -14 | -11 | -8 | %V <sub>FB</sub> | | | FB > V <sub>REF</sub> | 107 | 110 | 113 | %V <sub>FB</sub> | | PGOOD Output Low | I <sub>OUT</sub> ≤ 2mA | | | 0.4 | V | | PGOOD Output High | V <sub>PGOOD</sub> = 5V | | | 1 | μA | | PWM# Threshold | | | 0.6 | 0.8 | V | | PWM# Input Current V <sub>PWM#</sub> = 0.4V | | | 1.0 | 1.2 | μA | # **Typical Characteristics** Figure 4. Reference Voltage ( $V_{FB}$ ) vs. Temperature, Normalized Figure 5. Reference Bias Current (I<sub>FB</sub>) vs. Temperature, Normalized Figure 7. Figure 6. Frequency vs. R<sub>T</sub> Frequency vs. Temperature, Normalized Figure 8. $R_{DS}$ vs. Temperature, Normalized $(V_{CC} = V_{GS} = 5V)$ 50 Temperature (°C) 0 Q1 ~0.32 %/°C Q2 ~0.35 %/°C 100 Figure 9. ILIM Current ( $I_{\rm ILIM}$ ) vs. Temperature, Normalized 1.60 1.40 1.20 1.00 0.80 0.60 -50 ### **Application Circuit** Figure 10. Application Circuit: 1.8V<sub>OUT</sub>, 500KHz ### **Typical Performance Characteristics** Typical operating characteristics using the circuit shown in Figure 10. $V_{IN}$ =16V, $V_{CC}$ =5V, unless otherwise specified. Figure 13. 1.8V<sub>OUT</sub> Efficiency Over Frequency vs. Load (Circuit Value Changes) Figure 14. 3.3V<sub>OUT</sub> Efficiency vs. Load (Circuit Value Changes) # **Typical Performance Characteristics** (Continued) Typical operating characteristics using the circuit shown in Figure 10. V<sub>IN</sub>=16V, V<sub>CC</sub>=5V, unless otherwise specified. Figure 15. SW and V<sub>OUT</sub> Ripple, 6A Load Figure 17. Transient Response, 2-6A Load Figure 19. Start-Up, 3A Load Figure 16. SW and V<sub>OUT</sub> Ripple, 0.3A Load Figure 18. Transient Response, 0.3-3A Load ### **Circuit Description** Application Note AN-6033 — FAN2106 Design Guide includes a spreadsheet design aid to calculate external component values and verify loop stability given the following inputs: - Output voltage - Input voltage range - Maximum output load current - Maximum load transient current and maximum allowable output drop during load transient - Maximum allowable output ripple - Desired switching frequency #### Initialization Once $V_{CC}$ exceeds the UVLO threshold and EN is HIGH, the IC checks for an open or shorted FB pin before releasing the internal soft-start ramp (SS). If R1 is open, the error amplifier output (COMP) is forced LOW and no pulses are generated. After the SS ramp times out (T1.0), an under-voltage latched fault occurs. If the parallel combination of R1 and $R_{\text{BIAS}}$ is $\leq 1 K \Omega,$ the internal SS ramp is not released and the regulator does not start. #### **Soft-Start** Once SS has charged to 0.8V (T0.8), the output voltage is in regulation. Until SS reaches 1.0V (T1.0), the "Fault Latch" and power-saving mode operations are inhibited. To avoid skipping the soft-start cycle, it is necessary to apply PVIN before $V_{\text{CC}}$ reaches its UVLO threshold. Soft-start time is a function of oscillator frequency. Figure 20. Soft-Start Timing Diagram The regulator does not allow the low-side MOSFET to operate in full synchronous rectification mode until SS reaches 95% of $V_{\rm REF}$ (~0.76V). This prevents the regulator from discharging the output and ensures that inductor current does not "ratchet" up during the soft-start cycle. $\mbox{V}_{\mbox{\footnotesize CC}}$ UVLO or toggling the EN pin discharges the SS and resets the IC. ### **Bias Supply** The FAN2106 requires a 5V supply rail to bias the IC and provide gate-drive energy. Connect a $\geq$ 1.0 $\mu$ f X5R or X7R decoupling capacitor between VCC and PGND. Since $V_{CC}$ is used to drive the internal MOSFET gates, supply current is frequency and voltage dependent. Approximate $V_{CC}$ current ( $I_{CC}$ ) can be calculated using: $$I_{CC(mA)} = 4.58 + [(\frac{V_{CC} - 5}{227} + 0.013) \bullet (F - 128)]$$ EQ. 1 where frequency (F) is expressed in KHz. ### **Setting the Output Voltage** The output voltage of the regulator can be set from 0.8V to 90% of $V_{\text{IN}}$ by an external resistor divider (R1 and $R_{\text{BIAS}}$ in Figure 1). The internal reference is 0.8V with 650nA, sourced from the FB pin to ensure that, if the pin is open, the regulator does not start. The external resistor divider is calculated using: $$\frac{0.8V}{R_{BIAS}} = \frac{V_{OUT} - 0.8V}{R1} - 650nA$$ EQ. 2 Connect R<sub>BIAS</sub> between FB and AGND. To minimize noise pickup on the FB node, the values of R1 and $R_{\text{BIAS}}$ should be selected to provide a minimum parallel impedance of $1 \text{K}\Omega$ . #### **Setting the Frequency** Oscillator frequency is determined by an external resistor, $R_{\text{T}}$ , connected between the R(T) pin and AGND: $$F_{(KHz)} = \frac{10^6}{(65 \bullet R_T) + 135}$$ EQ. 3 where $R_T$ is expressed in $K\Omega$ . $$R_{T(K\Omega)} = \frac{(10^6 / F) - 135}{65}$$ EQ. 4 where frequency (F) is expressed in KHz. The regulator can not start if R<sub>T</sub> is left open. ### Calculating the Inductor Value Typically the inductor is set for a ripple current ( $\Delta I_L$ ) of 10% to 35% of the maximum DC load. Regulators requiring fast transient response use a value on the high side of this range, while regulators that require very low output ripple and/or use high-ESR capacitors restrict allowable ripple current: $$\Delta IL = \frac{V_{OUT} \bullet (1-D)}{L \bullet F}$$ EQ. 5 where F is the oscillator frequency, and $$L = \frac{V_{OUT} \bullet (1-D)}{\Delta IL \bullet F}$$ EQ. 6 ### **Setting the Ramp Resistor Value** The internal ramp voltage excursion ( $\Delta V_{RAMP}$ ) during $t_{ON}$ should be set to 0.6V. $R_{RAMP}$ is approximately: $$R_{RAMP(K\Omega)} = \frac{(V_{IN} - 1.8) \bullet V_{OUT}}{18x10^{-6} \bullet V_{IN} \bullet F} - 2$$ EQ. 7 where frequency (F) is expressed in KHz. ### **Setting the Current Limit** The FAN2106 uses its internal low-side MOSFET as the current-sensing element. The current-limit threshold voltage ( $V_{\rm ILIM}$ ) is compared to the voltage drop across the low-side MOSFET, sampled at the end of each PWM off-time/cycle. The default threshold ( $I_{\text{LIM}}$ open) is temperature compensated. The $10\mu A$ current sourced from the ILIM pin can be used to establish a lower, temperature–dependent, current-limit threshold by connecting an external resistor ( $R_{ILIM}$ ) to AGND: $$R_{\text{ILIM}(K\Omega)} = 0.45 \bullet R_{\text{DS}} \bullet K_{\text{T}} \bullet (I_{\text{OUT}} - \frac{\Delta IL}{2}) + 142.5 \qquad \text{EQ. 8}$$ where: I = desired current limit set point in Amps, $R_{DS}$ is expressed in $m\Omega$ , $K_T$ = the normalized temperature coefficient of the low-side MOSFET (Q2) from Figure 8. After 16 consecutive, pulse-by-pulse, current-limit cycles, the fault latch is set and the regulator shuts down. Cycling $V_{\text{CC}}$ or EN restores operation after a normal soft-start cycle (refer to Auto-Restart section). The over-current protection fault latch is active during the soft-start cycle. ### **Loop Compensation** The loop is compensated using a feedback network around the error amplifier. Figure 21 shows a complete Type-3 compensation network. Type-2 compensation eliminates R3 and C3. Figure 21. Compensation Network Since the FAN2106 employs summing current-mode architecture, Type-2 compensation can be used for many applications. For applications that require wide loop bandwidth and/or use very low-ESR output capacitors, Type-3 compensation may be required. The AN-6033 spreadsheet calculator can be used to calculate these component values. #### **Protection** The converter output is monitored and protected against extreme overload, short-circuit, over-voltage, and under-voltage conditions. An internal "Fault Latch" is set for any fault intended to shut down the IC. When the fault latch is set, the IC discharges $V_{\text{OUT}}$ by enhancing the low-side MOSFET until FB<0.25V. The MOSFET is not turned on again unless FB>0.5V. This behavior discharges the output without causing undershoot (negative output voltage). Figure 22. Latched Fault Response #### **Under-Voltage Shutdown** If FB remains below the under-voltage threshold for 16 consecutive clock cycles, the fault latch is set and the converter shuts down. This fault is prevented from setting the fault latch during soft-start. #### Over-Voltage Protection / Shutdown If FB exceeds 115% $^{\bullet}$ $V_{\text{REF}}$ for two consecutive clock cycles, the fault latch is set and shutdown occurs. A shorted high-side MOSFET condition is detected when SW voltage exceeds ~0.7V while the low-side MOSFET is fully enhanced. The fault latch is set immediately upon detection. These two fault conditions are allowed to set the fault latch at any time, including during soft-start. #### Auto-Restart After a fault, EN is discharged with 1 $\mu$ A to a 1.1V threshold before the $800K\Omega$ pull-up is restored. A new soft-start cycle begins when EN charges above 1.35V. Depending on the external circuit, the FAN2106 can be provisioned to remain latched-off or automatically restart after a fault. Table 1. Fault / Restart Provisioning | EN pin | Controller / Restart State | | |-----------------|----------------------------------|--| | Pull to GND | OFF (disabled) | | | V <sub>CC</sub> | No restart – latched OFF | | | Open | Immediate restart after fault | | | Can to CND | New soft-start cycle after: | | | Cap to GND | $t_{DELAY}$ (msec) = 3.9 • C(nf) | | With EN left open, restart is immediate. If auto-restart is not desired, tie the EN pin to the VCC pin or drive it with a logic gate to keep the $1\mu$ A current sink from discharging EN to 1.1V. Figure 23. Fault Latch with Delayed Auto-Restart #### **Over-Temperature Protection** The chip incorporates an over-temperature protection circuit that sets the fault latch when a die temperature of about 150°C is reached. The IC is allowed to restart when the die temperature falls below 125°C. #### **Power Good (PGOOD) Signal** PGOOD is an open-drain output that asserts LOW when $V_{OUT}$ is out of regulation, as measured at the FB pin. Thresholds are specified in the Electrical Specifications section. PGOOD does not assert HIGH until the fault latch is enabled (T1.0). #### **Power-Saving Mode** The FAN2106 maintains high efficiency at light load by changing to a discontinuous constant peak current, power-saving mode (PSM). The transition to power-saving mode occurs when the load is $\leq \Delta I_L/2$ for eight consecutive clock cycles. In power-saving mode, a constant peak inductor current ( $\Delta I_{LPSM}$ ) is generated each on-cycle. $\Delta I_{LPSM}$ is nominally 35% larger than PWM mode inductor ripple ( $\Delta I_1$ ). During power-saving mode, the output is regulated to a slightly higher value than its set point, since the current pulse is triggered when FB crosses $V_{\text{REF}}$ . The IC is prevented from switching in the audible band. If the FB pin has not dropped to $V_{REF}$ within 40µsec of the last pulse, the IC sinks current through the inductor to initiate a new cycle. Transition back to PWM mode is achieved when a load transient causes the output voltage to drop 1.5% below its regulation point. Figure 24. Power-Saving Mode Regulation (Using Figure 10 Circuit) Power-saving mode operation is defeated by connecting the PWM# pin to AGND, allowing only PWM operation. The PWM# pin has a 1 $\mu$ A pull-down. If <0.6V is detected, power-saving mode operation is disabled. ### **PCB Layout** Figure 25. Recommended PCB Layout # **Physical Dimensions** Dimensions are in millimeters (inches) unless otherwise noted. RECOMMENDED LAND PATTERN ALL DIMENSIONS NOMINAL #### NOTES: - A. DIMENSIONS ARE IN MILLIMETERS. - B. DIMENSIONS AND TOLERANCES PER ASME Y14.5M, 1994 - C. ENGINEERING DRAWING ONLY, CHANGES MAY OCCUR MLP25ArevA Figure 26. 5x6mm Molded Leadless Package (MLP) #### **TRADEMARKS** The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks. TinyBoost™ $j-LQ^{TM}$ Power-SPM™ Across the board. Around the world.™ ImpliedDisconnect™ PowerTrench® TinyBuck™ Programmable Active Droop™ TinyLogic® ActiveArrav<sup>™</sup> IntelliMAX™ Bottomless™ ISOPLANAR™ QFET\* TINYOPTO™ QS™ Build it Now™ MICROCOUPLER™ TinvPower™ QT Optoelectronics™ CoolFET™ MicroPak™ TinyWire™ CROSSVOL™ MICROWIRE™ Quiet Series™ TruTranslation™ CTL™ Motion-SPM™ RapidConfigure™ μSerDes™ Current Transfer Logic™ RapidConnect™ ÜНС® MSX™ DOME™ ScalarPump™ UniFET™ MSXPro™ E<sup>2</sup>CMOS™ SMART START™ VCX™ ОСХ™ EcoSPARK® SPM<sup>®</sup> OCXPro™ Wire™ EnSigna™ OPTOLOGIC® STEALTH™ SuperFET™ FACT Quiet Series™ OPTOPLANAR® FACT<sup>®</sup> SuperSOT™3 PACMAN™ FAST® PDP-SPM™ SuperSOT™\_6 FASTr™ РОР™ SuperSOT™-8 FPS™ Power220® SyncFET™ FRFET® Power247® ТСМ™ GlobalOptoisolator™ PowerEdge™ The Power Franchise® GTO™ (b)TM PowerSaver™ #### DISCLAIMER HiSeC™ FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. #### As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user. - A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. #### PRODUCT STATUS DEFINITIONS #### Definition of Terms | Datasheet Identification | Product Status | Definition | |--------------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Advance Information | Formative or In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice. | | Preliminary | First Production | This datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. | | No Identification Needed | Full Production | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. | | Obsolete | Not In Production | This datasheet contains specifications on a product that has been discontinued by Fairchild Semiconductor. The datasheet is printed for reference information only. | Rev. 126