

## STS01DTP06

### Dual NPN-PNP complementary Bipolar transistor

### **General features**

| V <sub>CE(sat)</sub> | h <sub>FE</sub> | I <sub>C</sub> |
|----------------------|-----------------|----------------|
| 0.35V                | >100            | 1A             |

- High gain
- Low V<sub>CE(sat)</sub>
- Simplified circuit design
- Reduced component count

### **Applications**

- Push-Pull or Totem-Pole configuration
- MOSFET and IGBT gate driving
- Motor, relay and solenoid driving

### **Description**

The STS01DTP06 is a Hybrid dual NPN-PNP complementary power bipolar transistor manufactured by using the latest low voltage planar techlogy. The STS01DTP06 is housed in dual island SO-8 package with separated terminals for higher assembly flexibility, specifically recommended to be used in Push-Pull or Totem Pole configuration as post IGBTs and MOSFETs driver.



### Internal schematic diagram



#### **Order codes**

| Part Number | Marking  | Package | Packing     |
|-------------|----------|---------|-------------|
| STS01DTP06  | S01DTP06 | SO-8    | Tape & reel |

Contents STS01DTP06

## **Contents**

| 1 | Elec | trical ratings                     |
|---|------|------------------------------------|
| 2 | Elec | ctrical characteristics            |
|   | 2.1  | Electrical characteristics (curve) |
|   | 2.2  | Test circuits 7                    |
| 3 | Pacl | kage mechanical data               |
| 4 | Revi | sion history                       |

# 1 Electrical ratings

Table 1. Absolute maximum ratings

| Symbol           | Parameter Value                                    |            | lue | Unit |
|------------------|----------------------------------------------------|------------|-----|------|
|                  |                                                    | NPN        | PNP |      |
| V <sub>CBO</sub> | Collector-base voltage (I <sub>E</sub> = 0)        | 60         | -60 | V    |
| V <sub>CEO</sub> | Collector-emitter voltage (I <sub>B</sub> = 0)     | 30         | -30 | V    |
| V <sub>EBO</sub> | Emitter-base voltage (I <sub>C</sub> = 0) 5 -5     |            | -5  | V    |
| I <sub>C</sub>   | Collector current 3 -3                             |            | -3  | Α    |
| I <sub>CM</sub>  | Collector peak current (t <sub>P</sub> < 5ms) 6 -6 |            | -6  | Α    |
| I <sub>B</sub>   | Base current                                       | 1 -1       |     | Α    |
| I <sub>BM</sub>  | Base peak current (t <sub>P</sub> < 1ms)           | 2          | -2  | Α    |
| P <sub>tot</sub> | Total dissipation at T <sub>c</sub> = 25°C single  | 2          |     | W    |
| P <sub>tot</sub> | Total dissipation at T <sub>c</sub> = 25°C couple  | 1.6        |     | W    |
| T <sub>stg</sub> | Storage temperature                                | -65 to 150 |     | °C   |
| T <sub>J</sub>   | Max. operating junction temperature                | 15         | 50  | °C   |

Table 2. Thermal data

| Symbol                 | Parameter                                                  | Value | Unit |
|------------------------|------------------------------------------------------------|-------|------|
| R <sub>thj-amb</sub> 1 | Thermal resistance junction-ambient Max (Single operation) | 62.5  | °C/W |
| R <sub>thj-amb</sub> 1 | Thermal resistance junction-ambient Max (Dual operation)   | 78    | °C/W |

<sup>1</sup> When mounted on 1 inch square pad of 2 oz. copper,  $t \le 10$  sec.

Electrical characteristics STS01DTP06

## 2 Electrical characteristics

 $(T_{case} = 25^{\circ}C \text{ unless otherwise specified})$ 

Table 3. Q1-NPN transistor electrical characteristics

| Symbol                         | Parameter                                                | Test Co                  | onditions                      | Min.      | Тур. | Max.     | Unit   |
|--------------------------------|----------------------------------------------------------|--------------------------|--------------------------------|-----------|------|----------|--------|
| I <sub>CBO</sub>               | Collector cut-off current (I <sub>E</sub> = 0)           | V <sub>CB</sub> = 60V    |                                |           |      | 0.1      | μА     |
| I <sub>CEO</sub>               | Collector cut-off current (I <sub>B</sub> = 0)           | V <sub>CE</sub> = 30V    |                                |           |      | 1        | μА     |
| I <sub>EBO</sub>               | Emitter cut-off current (I <sub>C</sub> = 0)             | V <sub>EB</sub> = 5V     |                                |           |      | 1        | μА     |
| V <sub>(BR)CEO</sub> (1)       | Collector-emitter breakdown voltage (I <sub>B</sub> = 0) | I <sub>C</sub> = 10mA    |                                | 30        |      |          | V      |
| V <sub>CE(sat)</sub> (1)       | Collector-emitter saturation voltage                     | $I_C = 1A$<br>$I_C = 2A$ | $I_B = 10mA$<br>$I_B = 100mA$  |           | 0.35 | 1<br>0.7 | V<br>V |
| V <sub>BE(sat)</sub> (1)       | Base-emitter saturation voltage                          | I <sub>C</sub> = 1A      | I <sub>B</sub> = 10mA          |           | 0.85 | 1.1      | V      |
| h <sub>FE</sub> <sup>(1)</sup> | DC current gain                                          | $I_C = 1A$<br>$I_C = 3A$ | $V_{CE} = 2V$<br>$V_{CE} = 2V$ | 100<br>30 |      |          |        |

<sup>1.</sup> Pulsed: Pulse duration = 300 ms, duty cycle  $\leq$  1.5 %

 $(T_{case} = 25^{\circ}C \text{ unless otherwise specified})$ 

Table 4. Q2-PNP transistor electrical characteristics

| Symbol                   | Parameter                                                | Test Conditions                                         | Min. | Тур.  | Max.       | Unit   |
|--------------------------|----------------------------------------------------------|---------------------------------------------------------|------|-------|------------|--------|
| I <sub>CBO</sub>         | Collector cut-off current (I <sub>E</sub> = 0)           | V <sub>CB</sub> = -60V                                  |      |       | -0.1       | μΑ     |
| I <sub>CEO</sub>         | Collector cut-off current (I <sub>B</sub> = 0)           | V <sub>CE</sub> = -30V                                  |      |       | -1         | μΑ     |
| I <sub>EBO</sub>         | Emitter cut-off current (I <sub>C</sub> = 0)             | V <sub>EB</sub> = -5V                                   |      |       | -1         | μΑ     |
| V <sub>(BR)CEO</sub> (1) | Collector-emitter breakdown voltage (I <sub>B</sub> = 0) | I <sub>C</sub> = -10mA                                  | -30  |       |            | >      |
| V <sub>CE(sat)</sub> (1) | Collector-emitter saturation voltage                     | $I_C = -1A$ $I_B = -10mA$<br>$I_C = -2A$ $I_B = -100mA$ |      | -0.35 | -1<br>-0.7 | V<br>V |

Table 4. Q2-PNP transistor electrical characteristics

| Symbol                   | Parameter                       | Test Conditions                              |                                                | Min.      | Тур.  | Max. | Unit |
|--------------------------|---------------------------------|----------------------------------------------|------------------------------------------------|-----------|-------|------|------|
| V <sub>BE(sat)</sub> (1) | Base-emitter saturation voltage | I <sub>C</sub> = -1A                         | I <sub>B</sub> = -10mA                         |           | -0.85 | -1.1 | ٧    |
| h <sub>FE</sub> (1)      | DC current gain                 | I <sub>C</sub> = -1A<br>I <sub>C</sub> = -3A | V <sub>CE</sub> = -2V<br>V <sub>CE</sub> = -2V | 100<br>30 |       |      |      |

<sup>1.</sup> Pulsed: Pulse duration = 300 ms, duty cycle  $\leq$  1.5 %

### 2.1 Electrical characteristics (curve)

Figure 1. Reverse biased area Q1 NPN Figure 2. DC current gain Q1 NPN transistor transistor



Figure 3. DC current gain Q1 NPN transistor

Figure 4. Collector-emitter saturation voltage Q1 NPN transistor



Electrical characteristics STS01DTP06

Figure 5. Base-emitter saturation voltage Q1 NPN transistor

V<sub>BE(sat)</sub>
(V)
1.0
0.9
0.8
0.7
0.6
0.5
0.4

Figure 6. Reverse biased area Q2 PNP transistor



Figure 7. DC current gain Q2 PNP transistor

10-1

10°

1 c (A)

 $10^{-2}$ 

10<sup>2</sup>

T<sub>J</sub> = 25 °C

T<sub>J</sub> = 25 °C

T<sub>J</sub> = 125 °C

T<sub>J</sub> = 125 °C

Figure 8. DC current gain Q2 PNP transistor



Figure 9. Collector-emitter saturation voltage Q2 PNP transistor







## 2.2 Test circuits

Figure 11. Typical application



**577** 

## 3 Package mechanical data

In order to meet environmental requirements, ST offers these devices in ECOPACK® packages. These packages have a Lead-free second level interconnect. The category of second level interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an ST trademark. ECOPACK specifications are available at: www.st.com

| $c \cap c$ | MECH     |                     | L DATA  |
|------------|----------|---------------------|---------|
| シローン       | IVIE (.E | $\Delta MIC.\Delta$ | 1 11414 |
|            |          |                     |         |

| DIM.   |      | mm.  |      |        | inch  |       |
|--------|------|------|------|--------|-------|-------|
| DIIVI. | MIN. | TYP  | MAX. | MIN.   | TYP.  | MAX.  |
| Α      |      |      | 1.75 |        |       | 0.068 |
| a1     | 0.1  |      | 0.25 | 0.003  |       | 0.009 |
| a2     |      |      | 1.65 |        |       | 0.064 |
| a3     | 0.65 |      | 0.85 | 0.025  |       | 0.033 |
| b      | 0.35 |      | 0.48 | 0.013  |       | 0.018 |
| b1     | 0.19 |      | 0.25 | 0.007  |       | 0.010 |
| С      | 0.25 |      | 0.5  | 0.010  |       | 0.019 |
| c1     |      |      | 45   | (typ.) | •     | •     |
| D      | 4.8  |      | 5.0  | 0.188  |       | 0.196 |
| E      | 5.8  |      | 6.2  | 0.228  |       | 0.244 |
| е      |      | 1.27 |      |        | 0.050 |       |
| e3     |      | 3.81 |      |        | 0.150 |       |
| F      | 3.8  |      | 4.0  | 0.14   |       | 0.157 |
| L      | 0.4  |      | 1.27 | 0.015  |       | 0.050 |
| М      |      |      | 0.6  |        |       | 0.023 |
| S      |      |      | 8 (r | nax.)  | •     | •     |



Revision history STS01DTP06

## 4 Revision history

Table 5. Revision history

| Date        | Revision | Changes                                                                      |
|-------------|----------|------------------------------------------------------------------------------|
| 22-Apr-2005 | 1        | Initial release.                                                             |
| 22-Mar-2006 | 2        | New template                                                                 |
| 30-Mar-2006 | 3        | The limit of current in figure number six has been modified from 6.5A to 6A. |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZE REPRESENTATIVE OF ST, ST PRODUCTS ARE NOT DESIGNED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS, WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2006 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

