# PROJEK DEVICES

PSRDA3.3-6 thru PSRDA05-6

## STEERING DIODE/ TVS ARRAY COMBO

### **APPLICATIONS**

- ✓ Ethernet 10/100 Base T
- ✔ Computer I/O Ports SCSI, FireWire & USB
- ✓ Set-Top Box Protection
- ✓ VGA Video Interface
- ✓ Industrial Controls

### **IEC COMPATIBILITY** (EN61000-4)

✓ 61000-4-4 (EFT): 40A - 5/50ns

✓ 61000-4-5 (Surge): 24A, 8/20µs - Level 2(Line-Gnd) & Level 3(Line-Line)

### **FEATURES**

- ✓ 500 Watts Peak Pulse Power per Line (tp=8/20µs)
- ✓ Bidirectional Configuration
- ✓ Available in 3.3V & 5V
- ✔ Protects Up to Six (6) Lines
- ✓ ESD Protection > 40 kilovolts
- ✓ Low Capacitance: 15pF
- ✔ RoHS Compliant

### **MECHANICAL CHARACTERISTICS**

- ✓ Molded JEDEC SO-8
- ✓ Weight 70 milligrams (Approximate)
- ✔ Available in Lead-Free Pure-Tin Plating(Annealed)
- ✓ Solder Reflow Temperature:
  - Pure-Tin Sn, 100: 260-270°C
- ✓ Consult Factory for Leaded Device Availability
- ✓ Flammability Rating UL 94V-0
- ✓ 12mm Tape and Reel Per EIA Standard 481
- ✓ Marking: Marking Code, Logo, Date Code & Pin One Defined By Dot on Top of Package

### PIN CONFIGURATION





### DEVICE CHARACTERISTICS

| MAXIMUM RATINGS @ 25°C Unless Otherwise Specified         |                  |            |       |  |  |  |  |  |  |
|-----------------------------------------------------------|------------------|------------|-------|--|--|--|--|--|--|
| PARAMETER                                                 | SYMBOL           | VALUE      | UNITS |  |  |  |  |  |  |
| Peak Pulse Power (t <sub>p</sub> = 8/20µs) - See Figure 1 | P <sub>PP</sub>  | 500        | Watts |  |  |  |  |  |  |
| Operating Temperature                                     | T <sub>L</sub>   | -55 to 150 | °C    |  |  |  |  |  |  |
| Storage Temperature                                       | T <sub>STG</sub> | -55 to 150 | °C    |  |  |  |  |  |  |
| Continuous Power Dissipation                              | P <sub>PC</sub>  | 1000       | mW    |  |  |  |  |  |  |
| Maximum Forward Voltage @ 100mA (See Note 1)              | $V_{F}$          | 1.1        | Volts |  |  |  |  |  |  |

Note 1: Measured between pins 8 to 1, 2, 3, 4, 5, 6 or 7.

| ELECTRICAL CHARACTERISTICS PER LINE @ 25°C Unless Otherwise Specified |                   |                               |                                     |                                                  |                                                |                                          |                                                          |  |  |
|-----------------------------------------------------------------------|-------------------|-------------------------------|-------------------------------------|--------------------------------------------------|------------------------------------------------|------------------------------------------|----------------------------------------------------------|--|--|
| PART<br>NUMBER                                                        | DEVICE<br>MARKING | RATED<br>STAND-OFF<br>VOLTAGE | MINIMUM<br>BREAKDOWN<br>VOLTAGE     | MAXIMUM<br>CLAMPING<br>VOLTAGE<br>(See Fig. 2)   | MAXIMUM<br>CLAMPING<br>VOLTAGE<br>(See Fig. 2) | MAXIMUM<br>LEAKAGE<br>CURRENT            | MAXIMUM<br>CAPACITANCE<br>(See Note 1)<br>(See Figure 5) |  |  |
|                                                                       |                   | V <sub>wm</sub><br>VOLTS      | @ 1mA<br>V <sub>(BR)</sub><br>VOLTS | @ I <sub>P</sub> = 1A<br>V <sub>C</sub><br>VOLTS | @8/20µs<br>V <sub>C</sub> @ I <sub>PP</sub>    | @V <sub>wм</sub><br>Ι <sub>D</sub><br>μΑ | @0V, 1 MHz<br>C <sub>j(SD)</sub><br>pF                   |  |  |
| PSRDA3.3-6<br>PSRDA05-6                                               | SGG<br>SGH        | 3.3<br>5.0                    | 4.0<br>6.0                          | 6.5<br>9.8                                       | 10.9V @ 43.0A<br>13.5V @ 42.0A                 | 125<br>20                                | 15<br>15                                                 |  |  |

Note 1: Capacitance measured at  $V_{WM} = V_{CC}$  connected between I/O pins to pin 8(Gnd).  $V_R = V_{WM}$  @ 1MHz. As shown in Figure 5, REF1 is connected to ground, REF2 is connected to + $V_{CC}$ , and input applies to  $V_{CC} = 5V$ ,  $V_{sign} = 30$ mV, F = 1 MHz.





# PSRDA3.3-6 thru PSRDA05-6

### GRAPHS





ESD Test Pulse: 8 kilovolt, 1/30ns (waveshape)

# FIGURE 5 INPUT CAPACITANCE CIRCUIT





I<sub>PP</sub> - Peak Pulse Current - Amps



# PSRDA3.3-6 thru PSRDA05-6

### APPLICATION NOTE

The PSRDAxx-6 Series are low capacitance, bidirectional TVS arrays that are designed to protect I/O or high speed data lines from the damaging effects of ESD or EFT. This product series has a surge capability of 500 Watts  $P_{pp}$  per line for an 8/20 $\mu$ s waveshape and offers ESD protection > 40kV.

#### **DIFFERENTIAL-MODE CONFIGURATION (Figure 1)**

Ideal for use in USB applications, the PSRDAxx-6 Series provides up to six (6) lines of protection in a differential mode configuration as depicted in Figure 1.

Circuit connectivity is as follows:

- ✓ Pins 1, 2, 4, 5, 6 and 7 are connected to the datalines.
- ✔ Pin 8 is connected to ground.
- Pin 3 is connected to the databus.

#### CIRCUIT BOARD LAYOUT RECOMMENDATIONS

Circuit board layout is critical for Electromagnetic Compatibility (EMC) protection. The following guidelines are recommended:

- The protection device should be placed near the input terminals or connectors, the device will divert the transient current immediately before it can be coupled into the nearby traces.
- The path length between the TVS device and the protected line should be minimized.
- All conductive loops including power and ground loops should be minimized.
- The transient current return path to ground should be kept as short as possible to reduce parasitic inductance.
- Ground planes should be used whenever possible.
   For multilayer PCBs, use ground vias.

USB PORT V<sub>BUS</sub>

USB PORT V<sub>BUS</sub>

USB PORT V<sub>BUS</sub>

USB PORT V<sub>BUS</sub>

D
GND

Figure 1. Typical Differential-Mode USB Protection

05110.R7 3/07 4 <u>www.protekdevices.com</u>

# **PSRDA3.3-6** PSRDA05-6

## SO-8 PACKAGE OUTLINE & DIMENSIONS



COPYRIGHT © ProTek Devices 2007

SPECIFICATIONS: ProTek reserves the right to change the electrical and or mechanical characteristics described herein without notice (except JEDEC).

DESIGN CHANGES: ProTek reserves the right to discontinue product lines without notice, and that the final judgement concerning selection and specifications is the buyer's and that in furnishing engineering and technical assistance, ProTek assumes no responsibility with respect to the selection or specifications of such products.

### ProTek Devices

2929 South Fair Lane, Tempe, AZ 85282 Tel: 602-431-8101 Fax: 602-431-2288 E-Mail: sales@protekdevices.com Web Site: www.protekdevices.com